1 //===------ RegAllocPBQP.cpp ---- PBQP Register Allocator -------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains a Partitioned Boolean Quadratic Programming (PBQP) based
11 // register allocator for LLVM. This allocator works by constructing a PBQP
12 // problem representing the register allocation problem under consideration,
13 // solving this using a PBQP solver, and mapping the solution back to a
14 // register assignment. If any variables are selected for spilling then spill
15 // code is inserted and the process repeated.
17 // The PBQP solver (pbqp.c) provided for this allocator uses a heuristic tuned
18 // for register allocation. For more information on PBQP for register
19 // allocation, see the following papers:
21 // (1) Hames, L. and Scholz, B. 2006. Nearly optimal register allocation with
22 // PBQP. In Proceedings of the 7th Joint Modular Languages Conference
23 // (JMLC'06). LNCS, vol. 4228. Springer, New York, NY, USA. 346-361.
25 // (2) Scholz, B., Eckstein, E. 2002. Register allocation for irregular
26 // architectures. In Proceedings of the Joint Conference on Languages,
27 // Compilers and Tools for Embedded Systems (LCTES'02), ACM Press, New York,
30 //===----------------------------------------------------------------------===//
32 #define DEBUG_TYPE "regalloc"
35 #include "VirtRegMap.h"
36 #include "RegisterCoalescer.h"
37 #include "llvm/Module.h"
38 #include "llvm/Analysis/AliasAnalysis.h"
39 #include "llvm/CodeGen/CalcSpillWeights.h"
40 #include "llvm/CodeGen/LiveIntervalAnalysis.h"
41 #include "llvm/CodeGen/LiveRangeEdit.h"
42 #include "llvm/CodeGen/LiveStackAnalysis.h"
43 #include "llvm/CodeGen/RegAllocPBQP.h"
44 #include "llvm/CodeGen/MachineDominators.h"
45 #include "llvm/CodeGen/MachineFunctionPass.h"
46 #include "llvm/CodeGen/MachineLoopInfo.h"
47 #include "llvm/CodeGen/MachineRegisterInfo.h"
48 #include "llvm/CodeGen/PBQP/HeuristicSolver.h"
49 #include "llvm/CodeGen/PBQP/Graph.h"
50 #include "llvm/CodeGen/PBQP/Heuristics/Briggs.h"
51 #include "llvm/CodeGen/RegAllocRegistry.h"
52 #include "llvm/Support/Debug.h"
53 #include "llvm/Support/raw_ostream.h"
54 #include "llvm/Target/TargetInstrInfo.h"
55 #include "llvm/Target/TargetMachine.h"
64 static RegisterRegAlloc
65 registerPBQPRepAlloc("pbqp", "PBQP register allocator",
66 createDefaultPBQPRegisterAllocator);
69 pbqpCoalescing("pbqp-coalescing",
70 cl::desc("Attempt coalescing during PBQP register allocation."),
71 cl::init(false), cl::Hidden);
75 pbqpDumpGraphs("pbqp-dump-graphs",
76 cl::desc("Dump graphs for each function/round in the compilation unit."),
77 cl::init(false), cl::Hidden);
83 /// PBQP based allocators solve the register allocation problem by mapping
84 /// register allocation problems to Partitioned Boolean Quadratic
85 /// Programming problems.
86 class RegAllocPBQP : public MachineFunctionPass {
91 /// Construct a PBQP register allocator.
92 RegAllocPBQP(std::auto_ptr<PBQPBuilder> b, char *cPassID=0)
93 : MachineFunctionPass(ID), builder(b), customPassID(cPassID) {
94 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
95 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
96 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
97 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
98 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
99 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
102 /// Return the pass name.
103 virtual const char* getPassName() const {
104 return "PBQP Register Allocator";
107 /// PBQP analysis usage.
108 virtual void getAnalysisUsage(AnalysisUsage &au) const;
110 /// Perform register allocation
111 virtual bool runOnMachineFunction(MachineFunction &MF);
115 typedef std::map<const LiveInterval*, unsigned> LI2NodeMap;
116 typedef std::vector<const LiveInterval*> Node2LIMap;
117 typedef std::vector<unsigned> AllowedSet;
118 typedef std::vector<AllowedSet> AllowedSetMap;
119 typedef std::pair<unsigned, unsigned> RegPair;
120 typedef std::map<RegPair, PBQP::PBQPNum> CoalesceMap;
121 typedef std::vector<PBQP::Graph::NodeItr> NodeVector;
122 typedef std::set<unsigned> RegSet;
125 std::auto_ptr<PBQPBuilder> builder;
130 const TargetMachine *tm;
131 const TargetRegisterInfo *tri;
132 const TargetInstrInfo *tii;
133 const MachineLoopInfo *loopInfo;
134 MachineRegisterInfo *mri;
136 std::auto_ptr<Spiller> spiller;
141 RegSet vregsToAlloc, emptyIntervalVRegs;
143 /// \brief Finds the initial set of vreg intervals to allocate.
144 void findVRegIntervalsToAlloc();
146 /// \brief Given a solved PBQP problem maps this solution back to a register
148 bool mapPBQPToRegAlloc(const PBQPRAProblem &problem,
149 const PBQP::Solution &solution);
151 /// \brief Postprocessing before final spilling. Sets basic block "live in"
153 void finalizeAlloc() const;
157 char RegAllocPBQP::ID = 0;
159 } // End anonymous namespace.
161 unsigned PBQPRAProblem::getVRegForNode(PBQP::Graph::ConstNodeItr node) const {
162 Node2VReg::const_iterator vregItr = node2VReg.find(node);
163 assert(vregItr != node2VReg.end() && "No vreg for node.");
164 return vregItr->second;
167 PBQP::Graph::NodeItr PBQPRAProblem::getNodeForVReg(unsigned vreg) const {
168 VReg2Node::const_iterator nodeItr = vreg2Node.find(vreg);
169 assert(nodeItr != vreg2Node.end() && "No node for vreg.");
170 return nodeItr->second;
174 const PBQPRAProblem::AllowedSet&
175 PBQPRAProblem::getAllowedSet(unsigned vreg) const {
176 AllowedSetMap::const_iterator allowedSetItr = allowedSets.find(vreg);
177 assert(allowedSetItr != allowedSets.end() && "No pregs for vreg.");
178 const AllowedSet &allowedSet = allowedSetItr->second;
182 unsigned PBQPRAProblem::getPRegForOption(unsigned vreg, unsigned option) const {
183 assert(isPRegOption(vreg, option) && "Not a preg option.");
185 const AllowedSet& allowedSet = getAllowedSet(vreg);
186 assert(option <= allowedSet.size() && "Option outside allowed set.");
187 return allowedSet[option - 1];
190 std::auto_ptr<PBQPRAProblem> PBQPBuilder::build(MachineFunction *mf,
191 const LiveIntervals *lis,
192 const MachineLoopInfo *loopInfo,
193 const RegSet &vregs) {
195 typedef std::vector<const LiveInterval*> LIVector;
196 LiveIntervals *LIS = const_cast<LiveIntervals*>(lis);
197 MachineRegisterInfo *mri = &mf->getRegInfo();
198 const TargetRegisterInfo *tri = mf->getTarget().getRegisterInfo();
200 std::auto_ptr<PBQPRAProblem> p(new PBQPRAProblem());
201 PBQP::Graph &g = p->getGraph();
204 // Collect the set of preg intervals, record that they're used in the MF.
205 for (unsigned Reg = 1, e = tri->getNumRegs(); Reg != e; ++Reg) {
206 if (mri->def_empty(Reg))
209 mri->setPhysRegUsed(Reg);
212 BitVector reservedRegs = tri->getReservedRegs(*mf);
214 // Iterate over vregs.
215 for (RegSet::const_iterator vregItr = vregs.begin(), vregEnd = vregs.end();
216 vregItr != vregEnd; ++vregItr) {
217 unsigned vreg = *vregItr;
218 const TargetRegisterClass *trc = mri->getRegClass(vreg);
219 LiveInterval *vregLI = &LIS->getInterval(vreg);
221 // Record any overlaps with regmask operands.
222 BitVector regMaskOverlaps(tri->getNumRegs());
223 LIS->checkRegMaskInterference(*vregLI, regMaskOverlaps);
225 // Compute an initial allowed set for the current vreg.
226 typedef std::vector<unsigned> VRAllowed;
228 ArrayRef<uint16_t> rawOrder = trc->getRawAllocationOrder(*mf);
229 for (unsigned i = 0; i != rawOrder.size(); ++i) {
230 unsigned preg = rawOrder[i];
231 if (reservedRegs.test(preg))
234 // vregLI crosses a regmask operand that clobbers preg.
235 if (!regMaskOverlaps.empty() && !regMaskOverlaps.test(preg))
238 // vregLI overlaps fixed regunit interference.
239 bool Interference = false;
240 for (MCRegUnitIterator Units(preg, tri); Units.isValid(); ++Units) {
241 if (vregLI->overlaps(LIS->getRegUnit(*Units))) {
249 // preg is usable for this virtual register.
250 vrAllowed.push_back(preg);
253 // Construct the node.
254 PBQP::Graph::NodeItr node =
255 g.addNode(PBQP::Vector(vrAllowed.size() + 1, 0));
257 // Record the mapping and allowed set in the problem.
258 p->recordVReg(vreg, node, vrAllowed.begin(), vrAllowed.end());
260 PBQP::PBQPNum spillCost = (vregLI->weight != 0.0) ?
261 vregLI->weight : std::numeric_limits<PBQP::PBQPNum>::min();
263 addSpillCosts(g.getNodeCosts(node), spillCost);
266 for (RegSet::const_iterator vr1Itr = vregs.begin(), vrEnd = vregs.end();
267 vr1Itr != vrEnd; ++vr1Itr) {
268 unsigned vr1 = *vr1Itr;
269 const LiveInterval &l1 = lis->getInterval(vr1);
270 const PBQPRAProblem::AllowedSet &vr1Allowed = p->getAllowedSet(vr1);
272 for (RegSet::const_iterator vr2Itr = llvm::next(vr1Itr);
273 vr2Itr != vrEnd; ++vr2Itr) {
274 unsigned vr2 = *vr2Itr;
275 const LiveInterval &l2 = lis->getInterval(vr2);
276 const PBQPRAProblem::AllowedSet &vr2Allowed = p->getAllowedSet(vr2);
278 assert(!l2.empty() && "Empty interval in vreg set?");
279 if (l1.overlaps(l2)) {
280 PBQP::Graph::EdgeItr edge =
281 g.addEdge(p->getNodeForVReg(vr1), p->getNodeForVReg(vr2),
282 PBQP::Matrix(vr1Allowed.size()+1, vr2Allowed.size()+1, 0));
284 addInterferenceCosts(g.getEdgeCosts(edge), vr1Allowed, vr2Allowed, tri);
292 void PBQPBuilder::addSpillCosts(PBQP::Vector &costVec,
293 PBQP::PBQPNum spillCost) {
294 costVec[0] = spillCost;
297 void PBQPBuilder::addInterferenceCosts(
298 PBQP::Matrix &costMat,
299 const PBQPRAProblem::AllowedSet &vr1Allowed,
300 const PBQPRAProblem::AllowedSet &vr2Allowed,
301 const TargetRegisterInfo *tri) {
302 assert(costMat.getRows() == vr1Allowed.size() + 1 && "Matrix height mismatch.");
303 assert(costMat.getCols() == vr2Allowed.size() + 1 && "Matrix width mismatch.");
305 for (unsigned i = 0; i != vr1Allowed.size(); ++i) {
306 unsigned preg1 = vr1Allowed[i];
308 for (unsigned j = 0; j != vr2Allowed.size(); ++j) {
309 unsigned preg2 = vr2Allowed[j];
311 if (tri->regsOverlap(preg1, preg2)) {
312 costMat[i + 1][j + 1] = std::numeric_limits<PBQP::PBQPNum>::infinity();
318 std::auto_ptr<PBQPRAProblem> PBQPBuilderWithCoalescing::build(
320 const LiveIntervals *lis,
321 const MachineLoopInfo *loopInfo,
322 const RegSet &vregs) {
324 std::auto_ptr<PBQPRAProblem> p = PBQPBuilder::build(mf, lis, loopInfo, vregs);
325 PBQP::Graph &g = p->getGraph();
327 const TargetMachine &tm = mf->getTarget();
328 CoalescerPair cp(*tm.getRegisterInfo());
330 // Scan the machine function and add a coalescing cost whenever CoalescerPair
332 for (MachineFunction::const_iterator mbbItr = mf->begin(),
334 mbbItr != mbbEnd; ++mbbItr) {
335 const MachineBasicBlock *mbb = &*mbbItr;
337 for (MachineBasicBlock::const_iterator miItr = mbb->begin(),
339 miItr != miEnd; ++miItr) {
340 const MachineInstr *mi = &*miItr;
342 if (!cp.setRegisters(mi)) {
343 continue; // Not coalescable.
346 if (cp.getSrcReg() == cp.getDstReg()) {
347 continue; // Already coalesced.
350 unsigned dst = cp.getDstReg(),
351 src = cp.getSrcReg();
353 const float copyFactor = 0.5; // Cost of copy relative to load. Current
354 // value plucked randomly out of the air.
356 PBQP::PBQPNum cBenefit =
357 copyFactor * LiveIntervals::getSpillWeight(false, true,
358 loopInfo->getLoopDepth(mbb));
361 if (!lis->isAllocatable(dst)) {
365 const PBQPRAProblem::AllowedSet &allowed = p->getAllowedSet(src);
366 unsigned pregOpt = 0;
367 while (pregOpt < allowed.size() && allowed[pregOpt] != dst) {
370 if (pregOpt < allowed.size()) {
371 ++pregOpt; // +1 to account for spill option.
372 PBQP::Graph::NodeItr node = p->getNodeForVReg(src);
373 addPhysRegCoalesce(g.getNodeCosts(node), pregOpt, cBenefit);
376 const PBQPRAProblem::AllowedSet *allowed1 = &p->getAllowedSet(dst);
377 const PBQPRAProblem::AllowedSet *allowed2 = &p->getAllowedSet(src);
378 PBQP::Graph::NodeItr node1 = p->getNodeForVReg(dst);
379 PBQP::Graph::NodeItr node2 = p->getNodeForVReg(src);
380 PBQP::Graph::EdgeItr edge = g.findEdge(node1, node2);
381 if (edge == g.edgesEnd()) {
382 edge = g.addEdge(node1, node2, PBQP::Matrix(allowed1->size() + 1,
383 allowed2->size() + 1,
386 if (g.getEdgeNode1(edge) == node2) {
387 std::swap(node1, node2);
388 std::swap(allowed1, allowed2);
392 addVirtRegCoalesce(g.getEdgeCosts(edge), *allowed1, *allowed2,
401 void PBQPBuilderWithCoalescing::addPhysRegCoalesce(PBQP::Vector &costVec,
403 PBQP::PBQPNum benefit) {
404 costVec[pregOption] += -benefit;
407 void PBQPBuilderWithCoalescing::addVirtRegCoalesce(
408 PBQP::Matrix &costMat,
409 const PBQPRAProblem::AllowedSet &vr1Allowed,
410 const PBQPRAProblem::AllowedSet &vr2Allowed,
411 PBQP::PBQPNum benefit) {
413 assert(costMat.getRows() == vr1Allowed.size() + 1 && "Size mismatch.");
414 assert(costMat.getCols() == vr2Allowed.size() + 1 && "Size mismatch.");
416 for (unsigned i = 0; i != vr1Allowed.size(); ++i) {
417 unsigned preg1 = vr1Allowed[i];
418 for (unsigned j = 0; j != vr2Allowed.size(); ++j) {
419 unsigned preg2 = vr2Allowed[j];
421 if (preg1 == preg2) {
422 costMat[i + 1][j + 1] += -benefit;
429 void RegAllocPBQP::getAnalysisUsage(AnalysisUsage &au) const {
430 au.setPreservesCFG();
431 au.addRequired<AliasAnalysis>();
432 au.addPreserved<AliasAnalysis>();
433 au.addRequired<SlotIndexes>();
434 au.addPreserved<SlotIndexes>();
435 au.addRequired<LiveIntervals>();
436 //au.addRequiredID(SplitCriticalEdgesID);
438 au.addRequiredID(*customPassID);
439 au.addRequired<CalculateSpillWeights>();
440 au.addRequired<LiveStacks>();
441 au.addPreserved<LiveStacks>();
442 au.addRequired<MachineDominatorTree>();
443 au.addPreserved<MachineDominatorTree>();
444 au.addRequired<MachineLoopInfo>();
445 au.addPreserved<MachineLoopInfo>();
446 au.addRequired<VirtRegMap>();
447 MachineFunctionPass::getAnalysisUsage(au);
450 void RegAllocPBQP::findVRegIntervalsToAlloc() {
452 // Iterate over all live ranges.
453 for (unsigned i = 0, e = mri->getNumVirtRegs(); i != e; ++i) {
454 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
455 if (mri->reg_nodbg_empty(Reg))
457 LiveInterval *li = &lis->getInterval(Reg);
459 // If this live interval is non-empty we will use pbqp to allocate it.
460 // Empty intervals we allocate in a simple post-processing stage in
463 vregsToAlloc.insert(li->reg);
465 emptyIntervalVRegs.insert(li->reg);
470 bool RegAllocPBQP::mapPBQPToRegAlloc(const PBQPRAProblem &problem,
471 const PBQP::Solution &solution) {
472 // Set to true if we have any spills
473 bool anotherRoundNeeded = false;
475 // Clear the existing allocation.
478 const PBQP::Graph &g = problem.getGraph();
479 // Iterate over the nodes mapping the PBQP solution to a register
481 for (PBQP::Graph::ConstNodeItr node = g.nodesBegin(),
482 nodeEnd = g.nodesEnd();
483 node != nodeEnd; ++node) {
484 unsigned vreg = problem.getVRegForNode(node);
485 unsigned alloc = solution.getSelection(node);
487 if (problem.isPRegOption(vreg, alloc)) {
488 unsigned preg = problem.getPRegForOption(vreg, alloc);
489 DEBUG(dbgs() << "VREG " << PrintReg(vreg, tri) << " -> "
490 << tri->getName(preg) << "\n");
491 assert(preg != 0 && "Invalid preg selected.");
492 vrm->assignVirt2Phys(vreg, preg);
493 } else if (problem.isSpillOption(vreg, alloc)) {
494 vregsToAlloc.erase(vreg);
495 SmallVector<LiveInterval*, 8> newSpills;
496 LiveRangeEdit LRE(&lis->getInterval(vreg), newSpills, *mf, *lis, vrm);
499 DEBUG(dbgs() << "VREG " << PrintReg(vreg, tri) << " -> SPILLED (Cost: "
500 << LRE.getParent().weight << ", New vregs: ");
502 // Copy any newly inserted live intervals into the list of regs to
504 for (LiveRangeEdit::iterator itr = LRE.begin(), end = LRE.end();
506 assert(!(*itr)->empty() && "Empty spill range.");
507 DEBUG(dbgs() << PrintReg((*itr)->reg, tri) << " ");
508 vregsToAlloc.insert((*itr)->reg);
511 DEBUG(dbgs() << ")\n");
513 // We need another round if spill intervals were added.
514 anotherRoundNeeded |= !LRE.empty();
516 llvm_unreachable("Unknown allocation option.");
520 return !anotherRoundNeeded;
524 void RegAllocPBQP::finalizeAlloc() const {
525 // First allocate registers for the empty intervals.
526 for (RegSet::const_iterator
527 itr = emptyIntervalVRegs.begin(), end = emptyIntervalVRegs.end();
529 LiveInterval *li = &lis->getInterval(*itr);
531 unsigned physReg = vrm->getRegAllocPref(li->reg);
534 const TargetRegisterClass *liRC = mri->getRegClass(li->reg);
535 physReg = liRC->getRawAllocationOrder(*mf).front();
538 vrm->assignVirt2Phys(li->reg, physReg);
542 bool RegAllocPBQP::runOnMachineFunction(MachineFunction &MF) {
545 tm = &mf->getTarget();
546 tri = tm->getRegisterInfo();
547 tii = tm->getInstrInfo();
548 mri = &mf->getRegInfo();
550 lis = &getAnalysis<LiveIntervals>();
551 lss = &getAnalysis<LiveStacks>();
552 loopInfo = &getAnalysis<MachineLoopInfo>();
554 vrm = &getAnalysis<VirtRegMap>();
555 spiller.reset(createInlineSpiller(*this, MF, *vrm));
557 mri->freezeReservedRegs(MF);
559 DEBUG(dbgs() << "PBQP Register Allocating for " << mf->getFunction()->getName() << "\n");
561 // Allocator main loop:
563 // * Map current regalloc problem to a PBQP problem
564 // * Solve the PBQP problem
565 // * Map the solution back to a register allocation
566 // * Spill if necessary
568 // This process is continued till no more spills are generated.
570 // Find the vreg intervals in need of allocation.
571 findVRegIntervalsToAlloc();
573 const Function* func = mf->getFunction();
575 func->getParent()->getModuleIdentifier() + "." +
576 func->getName().str();
579 // If there are non-empty intervals allocate them using pbqp.
580 if (!vregsToAlloc.empty()) {
582 bool pbqpAllocComplete = false;
585 while (!pbqpAllocComplete) {
586 DEBUG(dbgs() << " PBQP Regalloc round " << round << ":\n");
588 std::auto_ptr<PBQPRAProblem> problem =
589 builder->build(mf, lis, loopInfo, vregsToAlloc);
592 if (pbqpDumpGraphs) {
593 std::ostringstream rs;
595 std::string graphFileName(fqn + "." + rs.str() + ".pbqpgraph");
597 raw_fd_ostream os(graphFileName.c_str(), tmp);
598 DEBUG(dbgs() << "Dumping graph for round " << round << " to \""
599 << graphFileName << "\"\n");
600 problem->getGraph().dump(os);
604 PBQP::Solution solution =
605 PBQP::HeuristicSolver<PBQP::Heuristics::Briggs>::solve(
606 problem->getGraph());
608 pbqpAllocComplete = mapPBQPToRegAlloc(*problem, solution);
614 // Finalise allocation, allocate empty ranges.
616 vregsToAlloc.clear();
617 emptyIntervalVRegs.clear();
619 DEBUG(dbgs() << "Post alloc VirtRegMap:\n" << *vrm << "\n");
624 FunctionPass* llvm::createPBQPRegisterAllocator(
625 std::auto_ptr<PBQPBuilder> builder,
626 char *customPassID) {
627 return new RegAllocPBQP(builder, customPassID);
630 FunctionPass* llvm::createDefaultPBQPRegisterAllocator() {
631 if (pbqpCoalescing) {
632 return createPBQPRegisterAllocator(
633 std::auto_ptr<PBQPBuilder>(new PBQPBuilderWithCoalescing()));
635 return createPBQPRegisterAllocator(
636 std::auto_ptr<PBQPBuilder>(new PBQPBuilder()));