1 //===-- RegisterScavenging.cpp - Machine register scavenging --------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file implements the machine register scavenger. It can provide
11 // information, such as unused registers, at any point in a machine basic block.
12 // It also provides a mechanism to make registers available by evicting them to
15 //===----------------------------------------------------------------------===//
17 #define DEBUG_TYPE "reg-scavenging"
18 #include "llvm/CodeGen/RegisterScavenging.h"
19 #include "llvm/CodeGen/MachineFunction.h"
20 #include "llvm/CodeGen/MachineBasicBlock.h"
21 #include "llvm/CodeGen/MachineInstr.h"
22 #include "llvm/CodeGen/MachineRegisterInfo.h"
23 #include "llvm/Target/TargetRegisterInfo.h"
24 #include "llvm/Target/TargetInstrInfo.h"
25 #include "llvm/Target/TargetMachine.h"
26 #include "llvm/ADT/SmallPtrSet.h"
27 #include "llvm/ADT/STLExtras.h"
30 /// RedefinesSuperRegPart - Return true if the specified register is redefining
31 /// part of a super-register.
32 static bool RedefinesSuperRegPart(const MachineInstr *MI, unsigned SubReg,
33 const TargetRegisterInfo *TRI) {
34 bool SeenSuperUse = false;
35 bool SeenSuperDef = false;
36 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
37 const MachineOperand &MO = MI->getOperand(i);
40 if (TRI->isSuperRegister(SubReg, MO.getReg())) {
43 else if (MO.isImplicit())
48 return SeenSuperDef && SeenSuperUse;
51 static bool RedefinesSuperRegPart(const MachineInstr *MI,
52 const MachineOperand &MO,
53 const TargetRegisterInfo *TRI) {
54 assert(MO.isRegister() && MO.isDef() && "Not a register def!");
55 return RedefinesSuperRegPart(MI, MO.getReg(), TRI);
58 /// setUsed - Set the register and its sub-registers as being used.
59 void RegScavenger::setUsed(unsigned Reg, bool ImpDef) {
60 RegsAvailable.reset(Reg);
61 ImplicitDefed[Reg] = ImpDef;
63 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
64 unsigned SubReg = *SubRegs; ++SubRegs) {
65 RegsAvailable.reset(SubReg);
66 ImplicitDefed[SubReg] = ImpDef;
70 /// setUnused - Set the register and its sub-registers as being unused.
71 void RegScavenger::setUnused(unsigned Reg, const MachineInstr *MI) {
72 RegsAvailable.set(Reg);
73 ImplicitDefed.reset(Reg);
75 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
76 unsigned SubReg = *SubRegs; ++SubRegs)
77 if (!RedefinesSuperRegPart(MI, Reg, TRI)) {
78 RegsAvailable.set(SubReg);
79 ImplicitDefed.reset(SubReg);
83 void RegScavenger::enterBasicBlock(MachineBasicBlock *mbb) {
84 MachineFunction &MF = *mbb->getParent();
85 const TargetMachine &TM = MF.getTarget();
86 TII = TM.getInstrInfo();
87 TRI = TM.getRegisterInfo();
88 MRI = &MF.getRegInfo();
90 assert((NumPhysRegs == 0 || NumPhysRegs == TRI->getNumRegs()) &&
94 NumPhysRegs = TRI->getNumRegs();
95 RegsAvailable.resize(NumPhysRegs);
96 ImplicitDefed.resize(NumPhysRegs);
98 // Create reserved registers bitvector.
99 ReservedRegs = TRI->getReservedRegs(MF);
101 // Create callee-saved registers bitvector.
102 CalleeSavedRegs.resize(NumPhysRegs);
103 const unsigned *CSRegs = TRI->getCalleeSavedRegs();
105 for (unsigned i = 0; CSRegs[i]; ++i)
106 CalleeSavedRegs.set(CSRegs[i]);
113 // All registers started out unused.
116 // Reserved registers are always used.
117 RegsAvailable ^= ReservedRegs;
119 // Live-in registers are in use.
120 if (!MBB->livein_empty())
121 for (MachineBasicBlock::const_livein_iterator I = MBB->livein_begin(),
122 E = MBB->livein_end(); I != E; ++I)
128 void RegScavenger::restoreScavengedReg() {
132 TII->loadRegFromStackSlot(*MBB, MBBI, ScavengedReg,
133 ScavengingFrameIndex, ScavengedRC);
134 MachineBasicBlock::iterator II = prior(MBBI);
135 TRI->eliminateFrameIndex(II, 0, this);
136 setUsed(ScavengedReg);
141 /// isLiveInButUnusedBefore - Return true if register is livein the MBB not
142 /// not used before it reaches the MI that defines register.
143 static bool isLiveInButUnusedBefore(unsigned Reg, MachineInstr *MI,
144 MachineBasicBlock *MBB,
145 const TargetRegisterInfo *TRI,
146 MachineRegisterInfo* MRI) {
147 // First check if register is livein.
148 bool isLiveIn = false;
149 for (MachineBasicBlock::const_livein_iterator I = MBB->livein_begin(),
150 E = MBB->livein_end(); I != E; ++I)
151 if (Reg == *I || TRI->isSuperRegister(Reg, *I)) {
158 // Is there any use of it before the specified MI?
159 SmallPtrSet<MachineInstr*, 4> UsesInMBB;
160 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg),
161 UE = MRI->use_end(); UI != UE; ++UI) {
162 MachineInstr *UseMI = &*UI;
163 if (UseMI->getParent() == MBB)
164 UsesInMBB.insert(UseMI);
166 if (UsesInMBB.empty())
169 for (MachineBasicBlock::iterator I = MBB->begin(), E = MI; I != E; ++I)
170 if (UsesInMBB.count(&*I))
175 void RegScavenger::forward() {
181 assert(MBBI != MBB->end() && "Already at the end of the basic block!");
185 MachineInstr *MI = MBBI;
186 const TargetInstrDesc &TID = MI->getDesc();
188 // Reaching a terminator instruction. Restore a scavenged register (which
190 if (TID.isTerminator())
191 restoreScavengedReg();
193 // Process uses first.
194 BitVector ChangedRegs(NumPhysRegs);
195 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
196 const MachineOperand &MO = MI->getOperand(i);
197 if (!MO.isRegister() || !MO.isUse())
200 unsigned Reg = MO.getReg();
201 if (Reg == 0) continue;
204 // Register has been scavenged. Restore it!
205 if (Reg != ScavengedReg)
206 assert(false && "Using an undefined register!");
208 restoreScavengedReg();
211 if (MO.isKill() && !isReserved(Reg)) {
212 ChangedRegs.set(Reg);
214 // Mark sub-registers as changed if they aren't defined in the same
216 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
217 unsigned SubReg = *SubRegs; ++SubRegs)
218 ChangedRegs.set(SubReg);
222 // Change states of all registers after all the uses are processed to guard
223 // against multiple uses.
224 setUnused(ChangedRegs);
227 bool IsImpDef = MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF;
228 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
229 const MachineOperand &MO = MI->getOperand(i);
231 if (!MO.isRegister() || !MO.isDef())
234 unsigned Reg = MO.getReg();
236 // If it's dead upon def, then it is now free.
242 // Skip two-address destination operand.
243 if (TID.findTiedToSrcOperand(i) != -1) {
244 assert(isUsed(Reg) && "Using an undefined register!");
248 // Skip is this is merely redefining part of a super-register.
249 if (RedefinesSuperRegPart(MI, MO, TRI))
252 // Implicit def is allowed to "re-define" any register. Similarly,
253 // implicitly defined registers can be clobbered.
254 assert((isReserved(Reg) || isUnused(Reg) ||
255 IsImpDef || isImplicitlyDefined(Reg) ||
256 isLiveInButUnusedBefore(Reg, MI, MBB, TRI, MRI)) &&
257 "Re-defining a live register!");
258 setUsed(Reg, IsImpDef);
262 void RegScavenger::backward() {
263 assert(Tracking && "Not tracking states!");
264 assert(MBBI != MBB->begin() && "Already at start of basic block!");
265 // Move ptr backward.
268 MachineInstr *MI = MBBI;
269 // Process defs first.
270 const TargetInstrDesc &TID = MI->getDesc();
271 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
272 const MachineOperand &MO = MI->getOperand(i);
273 if (!MO.isRegister() || !MO.isDef())
275 // Skip two-address destination operand.
276 if (TID.findTiedToSrcOperand(i) != -1)
278 unsigned Reg = MO.getReg();
280 if (!isReserved(Reg))
285 BitVector ChangedRegs(NumPhysRegs);
286 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
287 const MachineOperand &MO = MI->getOperand(i);
288 if (!MO.isRegister() || !MO.isUse())
290 unsigned Reg = MO.getReg();
293 assert(isUnused(Reg) || isReserved(Reg));
294 ChangedRegs.set(Reg);
296 // Set the sub-registers as "used".
297 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
298 unsigned SubReg = *SubRegs; ++SubRegs)
299 ChangedRegs.set(SubReg);
301 setUsed(ChangedRegs);
304 void RegScavenger::getRegsUsed(BitVector &used, bool includeReserved) {
306 used = ~RegsAvailable;
308 used = ~RegsAvailable & ~ReservedRegs;
311 /// CreateRegClassMask - Set the bits that represent the registers in the
312 /// TargetRegisterClass.
313 static void CreateRegClassMask(const TargetRegisterClass *RC, BitVector &Mask) {
314 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end(); I != E;
319 unsigned RegScavenger::FindUnusedReg(const TargetRegisterClass *RegClass,
320 const BitVector &Candidates) const {
321 // Mask off the registers which are not in the TargetRegisterClass.
322 BitVector RegsAvailableCopy(NumPhysRegs, false);
323 CreateRegClassMask(RegClass, RegsAvailableCopy);
324 RegsAvailableCopy &= RegsAvailable;
326 // Restrict the search to candidates.
327 RegsAvailableCopy &= Candidates;
329 // Returns the first unused (bit is set) register, or 0 is none is found.
330 int Reg = RegsAvailableCopy.find_first();
331 return (Reg == -1) ? 0 : Reg;
334 unsigned RegScavenger::FindUnusedReg(const TargetRegisterClass *RegClass,
335 bool ExCalleeSaved) const {
336 // Mask off the registers which are not in the TargetRegisterClass.
337 BitVector RegsAvailableCopy(NumPhysRegs, false);
338 CreateRegClassMask(RegClass, RegsAvailableCopy);
339 RegsAvailableCopy &= RegsAvailable;
341 // If looking for a non-callee-saved register, mask off all the callee-saved
344 RegsAvailableCopy &= ~CalleeSavedRegs;
346 // Returns the first unused (bit is set) register, or 0 is none is found.
347 int Reg = RegsAvailableCopy.find_first();
348 return (Reg == -1) ? 0 : Reg;
351 /// calcDistanceToUse - Calculate the distance to the first use of the
352 /// specified register.
353 static unsigned calcDistanceToUse(MachineBasicBlock *MBB,
354 MachineBasicBlock::iterator I, unsigned Reg,
355 const TargetRegisterInfo *TRI) {
358 while (I != MBB->end()) {
360 if (I->readsRegister(Reg, TRI))
367 unsigned RegScavenger::scavengeRegister(const TargetRegisterClass *RC,
368 MachineBasicBlock::iterator I,
370 assert(ScavengingFrameIndex >= 0 &&
371 "Cannot scavenge a register without an emergency spill slot!");
373 // Mask off the registers which are not in the TargetRegisterClass.
374 BitVector Candidates(NumPhysRegs, false);
375 CreateRegClassMask(RC, Candidates);
376 Candidates ^= ReservedRegs; // Do not include reserved registers.
378 // Exclude all the registers being used by the instruction.
379 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
380 MachineOperand &MO = I->getOperand(i);
382 Candidates.reset(MO.getReg());
385 // Find the register whose use is furthest away.
387 unsigned MaxDist = 0;
388 int Reg = Candidates.find_first();
390 unsigned Dist = calcDistanceToUse(MBB, I, Reg, TRI);
391 if (Dist >= MaxDist) {
395 Reg = Candidates.find_next(Reg);
398 if (ScavengedReg != 0) {
399 // First restore previously scavenged register.
400 TII->loadRegFromStackSlot(*MBB, I, ScavengedReg,
401 ScavengingFrameIndex, ScavengedRC);
402 MachineBasicBlock::iterator II = prior(I);
403 TRI->eliminateFrameIndex(II, SPAdj, this);
406 TII->storeRegToStackSlot(*MBB, I, SReg, true, ScavengingFrameIndex, RC);
407 MachineBasicBlock::iterator II = prior(I);
408 TRI->eliminateFrameIndex(II, SPAdj, this);