1 //===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This implements the SelectionDAGISel class.
12 //===----------------------------------------------------------------------===//
14 #include "llvm/CodeGen/GCStrategy.h"
15 #include "ScheduleDAGSDNodes.h"
16 #include "SelectionDAGBuilder.h"
17 #include "llvm/ADT/PostOrderIterator.h"
18 #include "llvm/ADT/Statistic.h"
19 #include "llvm/Analysis/AliasAnalysis.h"
20 #include "llvm/Analysis/BranchProbabilityInfo.h"
21 #include "llvm/Analysis/CFG.h"
22 #include "llvm/Analysis/TargetLibraryInfo.h"
23 #include "llvm/CodeGen/Analysis.h"
24 #include "llvm/CodeGen/FastISel.h"
25 #include "llvm/CodeGen/FunctionLoweringInfo.h"
26 #include "llvm/CodeGen/GCMetadata.h"
27 #include "llvm/CodeGen/MachineFrameInfo.h"
28 #include "llvm/CodeGen/MachineFunction.h"
29 #include "llvm/CodeGen/MachineInstrBuilder.h"
30 #include "llvm/CodeGen/MachineModuleInfo.h"
31 #include "llvm/CodeGen/MachineRegisterInfo.h"
32 #include "llvm/CodeGen/ScheduleHazardRecognizer.h"
33 #include "llvm/CodeGen/SchedulerRegistry.h"
34 #include "llvm/CodeGen/SelectionDAG.h"
35 #include "llvm/CodeGen/SelectionDAGISel.h"
36 #include "llvm/IR/Constants.h"
37 #include "llvm/IR/DebugInfo.h"
38 #include "llvm/IR/Function.h"
39 #include "llvm/IR/InlineAsm.h"
40 #include "llvm/IR/Instructions.h"
41 #include "llvm/IR/IntrinsicInst.h"
42 #include "llvm/IR/Intrinsics.h"
43 #include "llvm/IR/LLVMContext.h"
44 #include "llvm/IR/Module.h"
45 #include "llvm/MC/MCAsmInfo.h"
46 #include "llvm/Support/Compiler.h"
47 #include "llvm/Support/Debug.h"
48 #include "llvm/Support/ErrorHandling.h"
49 #include "llvm/Support/Timer.h"
50 #include "llvm/Support/raw_ostream.h"
51 #include "llvm/Target/TargetInstrInfo.h"
52 #include "llvm/Target/TargetIntrinsicInfo.h"
53 #include "llvm/Target/TargetLowering.h"
54 #include "llvm/Target/TargetMachine.h"
55 #include "llvm/Target/TargetOptions.h"
56 #include "llvm/Target/TargetRegisterInfo.h"
57 #include "llvm/Target/TargetSubtargetInfo.h"
58 #include "llvm/Transforms/Utils/BasicBlockUtils.h"
62 #define DEBUG_TYPE "isel"
64 STATISTIC(NumFastIselFailures, "Number of instructions fast isel failed on");
65 STATISTIC(NumFastIselSuccess, "Number of instructions fast isel selected");
66 STATISTIC(NumFastIselBlocks, "Number of blocks selected entirely by fast isel");
67 STATISTIC(NumDAGBlocks, "Number of blocks selected using DAG");
68 STATISTIC(NumDAGIselRetries,"Number of times dag isel has to try another path");
69 STATISTIC(NumEntryBlocks, "Number of entry blocks encountered");
70 STATISTIC(NumFastIselFailLowerArguments,
71 "Number of entry blocks where fast isel failed to lower arguments");
75 EnableFastISelVerbose2("fast-isel-verbose2", cl::Hidden,
76 cl::desc("Enable extra verbose messages in the \"fast\" "
77 "instruction selector"));
80 STATISTIC(NumFastIselFailRet,"Fast isel fails on Ret");
81 STATISTIC(NumFastIselFailBr,"Fast isel fails on Br");
82 STATISTIC(NumFastIselFailSwitch,"Fast isel fails on Switch");
83 STATISTIC(NumFastIselFailIndirectBr,"Fast isel fails on IndirectBr");
84 STATISTIC(NumFastIselFailInvoke,"Fast isel fails on Invoke");
85 STATISTIC(NumFastIselFailResume,"Fast isel fails on Resume");
86 STATISTIC(NumFastIselFailUnreachable,"Fast isel fails on Unreachable");
88 // Standard binary operators...
89 STATISTIC(NumFastIselFailAdd,"Fast isel fails on Add");
90 STATISTIC(NumFastIselFailFAdd,"Fast isel fails on FAdd");
91 STATISTIC(NumFastIselFailSub,"Fast isel fails on Sub");
92 STATISTIC(NumFastIselFailFSub,"Fast isel fails on FSub");
93 STATISTIC(NumFastIselFailMul,"Fast isel fails on Mul");
94 STATISTIC(NumFastIselFailFMul,"Fast isel fails on FMul");
95 STATISTIC(NumFastIselFailUDiv,"Fast isel fails on UDiv");
96 STATISTIC(NumFastIselFailSDiv,"Fast isel fails on SDiv");
97 STATISTIC(NumFastIselFailFDiv,"Fast isel fails on FDiv");
98 STATISTIC(NumFastIselFailURem,"Fast isel fails on URem");
99 STATISTIC(NumFastIselFailSRem,"Fast isel fails on SRem");
100 STATISTIC(NumFastIselFailFRem,"Fast isel fails on FRem");
102 // Logical operators...
103 STATISTIC(NumFastIselFailAnd,"Fast isel fails on And");
104 STATISTIC(NumFastIselFailOr,"Fast isel fails on Or");
105 STATISTIC(NumFastIselFailXor,"Fast isel fails on Xor");
107 // Memory instructions...
108 STATISTIC(NumFastIselFailAlloca,"Fast isel fails on Alloca");
109 STATISTIC(NumFastIselFailLoad,"Fast isel fails on Load");
110 STATISTIC(NumFastIselFailStore,"Fast isel fails on Store");
111 STATISTIC(NumFastIselFailAtomicCmpXchg,"Fast isel fails on AtomicCmpXchg");
112 STATISTIC(NumFastIselFailAtomicRMW,"Fast isel fails on AtomicRWM");
113 STATISTIC(NumFastIselFailFence,"Fast isel fails on Frence");
114 STATISTIC(NumFastIselFailGetElementPtr,"Fast isel fails on GetElementPtr");
116 // Convert instructions...
117 STATISTIC(NumFastIselFailTrunc,"Fast isel fails on Trunc");
118 STATISTIC(NumFastIselFailZExt,"Fast isel fails on ZExt");
119 STATISTIC(NumFastIselFailSExt,"Fast isel fails on SExt");
120 STATISTIC(NumFastIselFailFPTrunc,"Fast isel fails on FPTrunc");
121 STATISTIC(NumFastIselFailFPExt,"Fast isel fails on FPExt");
122 STATISTIC(NumFastIselFailFPToUI,"Fast isel fails on FPToUI");
123 STATISTIC(NumFastIselFailFPToSI,"Fast isel fails on FPToSI");
124 STATISTIC(NumFastIselFailUIToFP,"Fast isel fails on UIToFP");
125 STATISTIC(NumFastIselFailSIToFP,"Fast isel fails on SIToFP");
126 STATISTIC(NumFastIselFailIntToPtr,"Fast isel fails on IntToPtr");
127 STATISTIC(NumFastIselFailPtrToInt,"Fast isel fails on PtrToInt");
128 STATISTIC(NumFastIselFailBitCast,"Fast isel fails on BitCast");
130 // Other instructions...
131 STATISTIC(NumFastIselFailICmp,"Fast isel fails on ICmp");
132 STATISTIC(NumFastIselFailFCmp,"Fast isel fails on FCmp");
133 STATISTIC(NumFastIselFailPHI,"Fast isel fails on PHI");
134 STATISTIC(NumFastIselFailSelect,"Fast isel fails on Select");
135 STATISTIC(NumFastIselFailCall,"Fast isel fails on Call");
136 STATISTIC(NumFastIselFailShl,"Fast isel fails on Shl");
137 STATISTIC(NumFastIselFailLShr,"Fast isel fails on LShr");
138 STATISTIC(NumFastIselFailAShr,"Fast isel fails on AShr");
139 STATISTIC(NumFastIselFailVAArg,"Fast isel fails on VAArg");
140 STATISTIC(NumFastIselFailExtractElement,"Fast isel fails on ExtractElement");
141 STATISTIC(NumFastIselFailInsertElement,"Fast isel fails on InsertElement");
142 STATISTIC(NumFastIselFailShuffleVector,"Fast isel fails on ShuffleVector");
143 STATISTIC(NumFastIselFailExtractValue,"Fast isel fails on ExtractValue");
144 STATISTIC(NumFastIselFailInsertValue,"Fast isel fails on InsertValue");
145 STATISTIC(NumFastIselFailLandingPad,"Fast isel fails on LandingPad");
147 // Intrinsic instructions...
148 STATISTIC(NumFastIselFailIntrinsicCall, "Fast isel fails on Intrinsic call");
149 STATISTIC(NumFastIselFailSAddWithOverflow,
150 "Fast isel fails on sadd.with.overflow");
151 STATISTIC(NumFastIselFailUAddWithOverflow,
152 "Fast isel fails on uadd.with.overflow");
153 STATISTIC(NumFastIselFailSSubWithOverflow,
154 "Fast isel fails on ssub.with.overflow");
155 STATISTIC(NumFastIselFailUSubWithOverflow,
156 "Fast isel fails on usub.with.overflow");
157 STATISTIC(NumFastIselFailSMulWithOverflow,
158 "Fast isel fails on smul.with.overflow");
159 STATISTIC(NumFastIselFailUMulWithOverflow,
160 "Fast isel fails on umul.with.overflow");
161 STATISTIC(NumFastIselFailFrameaddress, "Fast isel fails on Frameaddress");
162 STATISTIC(NumFastIselFailSqrt, "Fast isel fails on sqrt call");
163 STATISTIC(NumFastIselFailStackMap, "Fast isel fails on StackMap call");
164 STATISTIC(NumFastIselFailPatchPoint, "Fast isel fails on PatchPoint call");
168 EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
169 cl::desc("Enable verbose messages in the \"fast\" "
170 "instruction selector"));
171 static cl::opt<int> EnableFastISelAbort(
172 "fast-isel-abort", cl::Hidden,
173 cl::desc("Enable abort calls when \"fast\" instruction selection "
174 "fails to lower an instruction: 0 disable the abort, 1 will "
175 "abort but for args, calls and terminators, 2 will also "
176 "abort for argument lowering, and 3 will never fallback "
177 "to SelectionDAG."));
181 cl::desc("use Machine Branch Probability Info"),
182 cl::init(true), cl::Hidden);
185 static cl::opt<std::string>
186 FilterDAGBasicBlockName("filter-view-dags", cl::Hidden,
187 cl::desc("Only display the basic block whose name "
188 "matches this for all view-*-dags options"));
190 ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
191 cl::desc("Pop up a window to show dags before the first "
192 "dag combine pass"));
194 ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
195 cl::desc("Pop up a window to show dags before legalize types"));
197 ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
198 cl::desc("Pop up a window to show dags before legalize"));
200 ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
201 cl::desc("Pop up a window to show dags before the second "
202 "dag combine pass"));
204 ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
205 cl::desc("Pop up a window to show dags before the post legalize types"
206 " dag combine pass"));
208 ViewISelDAGs("view-isel-dags", cl::Hidden,
209 cl::desc("Pop up a window to show isel dags as they are selected"));
211 ViewSchedDAGs("view-sched-dags", cl::Hidden,
212 cl::desc("Pop up a window to show sched dags as they are processed"));
214 ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
215 cl::desc("Pop up a window to show SUnit dags after they are processed"));
217 static const bool ViewDAGCombine1 = false,
218 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
219 ViewDAGCombine2 = false,
220 ViewDAGCombineLT = false,
221 ViewISelDAGs = false, ViewSchedDAGs = false,
222 ViewSUnitDAGs = false;
225 //===---------------------------------------------------------------------===//
227 /// RegisterScheduler class - Track the registration of instruction schedulers.
229 //===---------------------------------------------------------------------===//
230 MachinePassRegistry RegisterScheduler::Registry;
232 //===---------------------------------------------------------------------===//
234 /// ISHeuristic command line option for instruction schedulers.
236 //===---------------------------------------------------------------------===//
237 static cl::opt<RegisterScheduler::FunctionPassCtor, false,
238 RegisterPassParser<RegisterScheduler> >
239 ISHeuristic("pre-RA-sched",
240 cl::init(&createDefaultScheduler), cl::Hidden,
241 cl::desc("Instruction schedulers available (before register"
244 static RegisterScheduler
245 defaultListDAGScheduler("default", "Best scheduler for the target",
246 createDefaultScheduler);
249 //===--------------------------------------------------------------------===//
250 /// \brief This class is used by SelectionDAGISel to temporarily override
251 /// the optimization level on a per-function basis.
252 class OptLevelChanger {
253 SelectionDAGISel &IS;
254 CodeGenOpt::Level SavedOptLevel;
258 OptLevelChanger(SelectionDAGISel &ISel,
259 CodeGenOpt::Level NewOptLevel) : IS(ISel) {
260 SavedOptLevel = IS.OptLevel;
261 if (NewOptLevel == SavedOptLevel)
263 IS.OptLevel = NewOptLevel;
264 IS.TM.setOptLevel(NewOptLevel);
265 SavedFastISel = IS.TM.Options.EnableFastISel;
266 if (NewOptLevel == CodeGenOpt::None)
267 IS.TM.setFastISel(true);
268 DEBUG(dbgs() << "\nChanging optimization level for Function "
269 << IS.MF->getFunction()->getName() << "\n");
270 DEBUG(dbgs() << "\tBefore: -O" << SavedOptLevel
271 << " ; After: -O" << NewOptLevel << "\n");
275 if (IS.OptLevel == SavedOptLevel)
277 DEBUG(dbgs() << "\nRestoring optimization level for Function "
278 << IS.MF->getFunction()->getName() << "\n");
279 DEBUG(dbgs() << "\tBefore: -O" << IS.OptLevel
280 << " ; After: -O" << SavedOptLevel << "\n");
281 IS.OptLevel = SavedOptLevel;
282 IS.TM.setOptLevel(SavedOptLevel);
283 IS.TM.setFastISel(SavedFastISel);
287 //===--------------------------------------------------------------------===//
288 /// createDefaultScheduler - This creates an instruction scheduler appropriate
290 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
291 CodeGenOpt::Level OptLevel) {
292 const TargetLowering *TLI = IS->TLI;
293 const TargetSubtargetInfo &ST = IS->MF->getSubtarget();
295 if (OptLevel == CodeGenOpt::None || ST.useMachineScheduler() ||
296 TLI->getSchedulingPreference() == Sched::Source)
297 return createSourceListDAGScheduler(IS, OptLevel);
298 if (TLI->getSchedulingPreference() == Sched::RegPressure)
299 return createBURRListDAGScheduler(IS, OptLevel);
300 if (TLI->getSchedulingPreference() == Sched::Hybrid)
301 return createHybridListDAGScheduler(IS, OptLevel);
302 if (TLI->getSchedulingPreference() == Sched::VLIW)
303 return createVLIWDAGScheduler(IS, OptLevel);
304 assert(TLI->getSchedulingPreference() == Sched::ILP &&
305 "Unknown sched type!");
306 return createILPListDAGScheduler(IS, OptLevel);
310 // EmitInstrWithCustomInserter - This method should be implemented by targets
311 // that mark instructions with the 'usesCustomInserter' flag. These
312 // instructions are special in various ways, which require special support to
313 // insert. The specified MachineInstr is created but not inserted into any
314 // basic blocks, and this method is called to expand it into a sequence of
315 // instructions, potentially also creating new basic blocks and control flow.
316 // When new basic blocks are inserted and the edges from MBB to its successors
317 // are modified, the method should insert pairs of <OldSucc, NewSucc> into the
320 TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
321 MachineBasicBlock *MBB) const {
323 dbgs() << "If a target marks an instruction with "
324 "'usesCustomInserter', it must implement "
325 "TargetLowering::EmitInstrWithCustomInserter!";
327 llvm_unreachable(nullptr);
330 void TargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
331 SDNode *Node) const {
332 assert(!MI->hasPostISelHook() &&
333 "If a target marks an instruction with 'hasPostISelHook', "
334 "it must implement TargetLowering::AdjustInstrPostInstrSelection!");
337 //===----------------------------------------------------------------------===//
338 // SelectionDAGISel code
339 //===----------------------------------------------------------------------===//
341 SelectionDAGISel::SelectionDAGISel(TargetMachine &tm,
342 CodeGenOpt::Level OL) :
343 MachineFunctionPass(ID), TM(tm),
344 FuncInfo(new FunctionLoweringInfo()),
345 CurDAG(new SelectionDAG(tm, OL)),
346 SDB(new SelectionDAGBuilder(*CurDAG, *FuncInfo, OL)),
350 initializeGCModuleInfoPass(*PassRegistry::getPassRegistry());
351 initializeAliasAnalysisAnalysisGroup(*PassRegistry::getPassRegistry());
352 initializeBranchProbabilityInfoPass(*PassRegistry::getPassRegistry());
353 initializeTargetLibraryInfoWrapperPassPass(
354 *PassRegistry::getPassRegistry());
357 SelectionDAGISel::~SelectionDAGISel() {
363 void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
364 AU.addRequired<AliasAnalysis>();
365 AU.addPreserved<AliasAnalysis>();
366 AU.addRequired<GCModuleInfo>();
367 AU.addPreserved<GCModuleInfo>();
368 AU.addRequired<TargetLibraryInfoWrapperPass>();
369 if (UseMBPI && OptLevel != CodeGenOpt::None)
370 AU.addRequired<BranchProbabilityInfo>();
371 MachineFunctionPass::getAnalysisUsage(AU);
374 /// SplitCriticalSideEffectEdges - Look for critical edges with a PHI value that
375 /// may trap on it. In this case we have to split the edge so that the path
376 /// through the predecessor block that doesn't go to the phi block doesn't
377 /// execute the possibly trapping instruction.
379 /// This is required for correctness, so it must be done at -O0.
381 static void SplitCriticalSideEffectEdges(Function &Fn, AliasAnalysis *AA) {
382 // Loop for blocks with phi nodes.
383 for (Function::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
384 PHINode *PN = dyn_cast<PHINode>(BB->begin());
388 // For each block with a PHI node, check to see if any of the input values
389 // are potentially trapping constant expressions. Constant expressions are
390 // the only potentially trapping value that can occur as the argument to a
392 for (BasicBlock::iterator I = BB->begin(); (PN = dyn_cast<PHINode>(I)); ++I)
393 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
394 ConstantExpr *CE = dyn_cast<ConstantExpr>(PN->getIncomingValue(i));
395 if (!CE || !CE->canTrap()) continue;
397 // The only case we have to worry about is when the edge is critical.
398 // Since this block has a PHI Node, we assume it has multiple input
399 // edges: check to see if the pred has multiple successors.
400 BasicBlock *Pred = PN->getIncomingBlock(i);
401 if (Pred->getTerminator()->getNumSuccessors() == 1)
404 // Okay, we have to split this edge.
406 Pred->getTerminator(), GetSuccessorNumber(Pred, BB),
407 CriticalEdgeSplittingOptions(AA).setMergeIdenticalEdges());
413 bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
414 // Do some sanity-checking on the command-line options.
415 assert((!EnableFastISelVerbose || TM.Options.EnableFastISel) &&
416 "-fast-isel-verbose requires -fast-isel");
417 assert((!EnableFastISelAbort || TM.Options.EnableFastISel) &&
418 "-fast-isel-abort > 0 requires -fast-isel");
420 const Function &Fn = *mf.getFunction();
423 // Reset the target options before resetting the optimization
425 // FIXME: This is a horrible hack and should be processed via
426 // codegen looking at the optimization level explicitly when
427 // it wants to look at it.
428 TM.resetTargetOptions(Fn);
429 // Reset OptLevel to None for optnone functions.
430 CodeGenOpt::Level NewOptLevel = OptLevel;
431 if (Fn.hasFnAttribute(Attribute::OptimizeNone))
432 NewOptLevel = CodeGenOpt::None;
433 OptLevelChanger OLC(*this, NewOptLevel);
435 TII = MF->getSubtarget().getInstrInfo();
436 TLI = MF->getSubtarget().getTargetLowering();
437 RegInfo = &MF->getRegInfo();
438 AA = &getAnalysis<AliasAnalysis>();
439 LibInfo = &getAnalysis<TargetLibraryInfoWrapperPass>().getTLI();
440 GFI = Fn.hasGC() ? &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn) : nullptr;
442 DEBUG(dbgs() << "\n\n\n=== " << Fn.getName() << "\n");
444 SplitCriticalSideEffectEdges(const_cast<Function&>(Fn), AA);
447 FuncInfo->set(Fn, *MF, CurDAG);
449 if (UseMBPI && OptLevel != CodeGenOpt::None)
450 FuncInfo->BPI = &getAnalysis<BranchProbabilityInfo>();
452 FuncInfo->BPI = nullptr;
454 SDB->init(GFI, *AA, LibInfo);
456 MF->setHasInlineAsm(false);
458 SelectAllBasicBlocks(Fn);
460 // If the first basic block in the function has live ins that need to be
461 // copied into vregs, emit the copies into the top of the block before
462 // emitting the code for the block.
463 MachineBasicBlock *EntryMBB = MF->begin();
464 const TargetRegisterInfo &TRI = *MF->getSubtarget().getRegisterInfo();
465 RegInfo->EmitLiveInCopies(EntryMBB, TRI, *TII);
467 DenseMap<unsigned, unsigned> LiveInMap;
468 if (!FuncInfo->ArgDbgValues.empty())
469 for (MachineRegisterInfo::livein_iterator LI = RegInfo->livein_begin(),
470 E = RegInfo->livein_end(); LI != E; ++LI)
472 LiveInMap.insert(std::make_pair(LI->first, LI->second));
474 // Insert DBG_VALUE instructions for function arguments to the entry block.
475 for (unsigned i = 0, e = FuncInfo->ArgDbgValues.size(); i != e; ++i) {
476 MachineInstr *MI = FuncInfo->ArgDbgValues[e-i-1];
477 bool hasFI = MI->getOperand(0).isFI();
479 hasFI ? TRI.getFrameRegister(*MF) : MI->getOperand(0).getReg();
480 if (TargetRegisterInfo::isPhysicalRegister(Reg))
481 EntryMBB->insert(EntryMBB->begin(), MI);
483 MachineInstr *Def = RegInfo->getVRegDef(Reg);
485 MachineBasicBlock::iterator InsertPos = Def;
486 // FIXME: VR def may not be in entry block.
487 Def->getParent()->insert(std::next(InsertPos), MI);
489 DEBUG(dbgs() << "Dropping debug info for dead vreg"
490 << TargetRegisterInfo::virtReg2Index(Reg) << "\n");
493 // If Reg is live-in then update debug info to track its copy in a vreg.
494 DenseMap<unsigned, unsigned>::iterator LDI = LiveInMap.find(Reg);
495 if (LDI != LiveInMap.end()) {
496 assert(!hasFI && "There's no handling of frame pointer updating here yet "
498 MachineInstr *Def = RegInfo->getVRegDef(LDI->second);
499 MachineBasicBlock::iterator InsertPos = Def;
500 const MDNode *Variable = MI->getDebugVariable();
501 const MDNode *Expr = MI->getDebugExpression();
502 bool IsIndirect = MI->isIndirectDebugValue();
503 unsigned Offset = IsIndirect ? MI->getOperand(1).getImm() : 0;
504 // Def is never a terminator here, so it is ok to increment InsertPos.
505 BuildMI(*EntryMBB, ++InsertPos, MI->getDebugLoc(),
506 TII->get(TargetOpcode::DBG_VALUE), IsIndirect, LDI->second, Offset,
509 // If this vreg is directly copied into an exported register then
510 // that COPY instructions also need DBG_VALUE, if it is the only
511 // user of LDI->second.
512 MachineInstr *CopyUseMI = nullptr;
513 for (MachineRegisterInfo::use_instr_iterator
514 UI = RegInfo->use_instr_begin(LDI->second),
515 E = RegInfo->use_instr_end(); UI != E; ) {
516 MachineInstr *UseMI = &*(UI++);
517 if (UseMI->isDebugValue()) continue;
518 if (UseMI->isCopy() && !CopyUseMI && UseMI->getParent() == EntryMBB) {
519 CopyUseMI = UseMI; continue;
521 // Otherwise this is another use or second copy use.
522 CopyUseMI = nullptr; break;
525 MachineInstr *NewMI =
526 BuildMI(*MF, CopyUseMI->getDebugLoc(),
527 TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
528 CopyUseMI->getOperand(0).getReg(), Offset, Variable, Expr);
529 MachineBasicBlock::iterator Pos = CopyUseMI;
530 EntryMBB->insertAfter(Pos, NewMI);
535 // Determine if there are any calls in this machine function.
536 MachineFrameInfo *MFI = MF->getFrameInfo();
537 for (const auto &MBB : *MF) {
538 if (MFI->hasCalls() && MF->hasInlineAsm())
541 for (const auto &MI : MBB) {
542 const MCInstrDesc &MCID = TII->get(MI.getOpcode());
543 if ((MCID.isCall() && !MCID.isReturn()) ||
544 MI.isStackAligningInlineAsm()) {
545 MFI->setHasCalls(true);
547 if (MI.isInlineAsm()) {
548 MF->setHasInlineAsm(true);
553 // Determine if there is a call to setjmp in the machine function.
554 MF->setExposesReturnsTwice(Fn.callsFunctionThatReturnsTwice());
556 // Replace forward-declared registers with the registers containing
557 // the desired value.
558 MachineRegisterInfo &MRI = MF->getRegInfo();
559 for (DenseMap<unsigned, unsigned>::iterator
560 I = FuncInfo->RegFixups.begin(), E = FuncInfo->RegFixups.end();
562 unsigned From = I->first;
563 unsigned To = I->second;
564 // If To is also scheduled to be replaced, find what its ultimate
567 DenseMap<unsigned, unsigned>::iterator J = FuncInfo->RegFixups.find(To);
571 // Make sure the new register has a sufficiently constrained register class.
572 if (TargetRegisterInfo::isVirtualRegister(From) &&
573 TargetRegisterInfo::isVirtualRegister(To))
574 MRI.constrainRegClass(To, MRI.getRegClass(From));
576 MRI.replaceRegWith(From, To);
579 // Freeze the set of reserved registers now that MachineFrameInfo has been
580 // set up. All the information required by getReservedRegs() should be
582 MRI.freezeReservedRegs(*MF);
584 // Release function-specific state. SDB and CurDAG are already cleared
588 DEBUG(dbgs() << "*** MachineFunction at end of ISel ***\n");
589 DEBUG(MF->print(dbgs()));
594 void SelectionDAGISel::SelectBasicBlock(BasicBlock::const_iterator Begin,
595 BasicBlock::const_iterator End,
597 // Lower all of the non-terminator instructions. If a call is emitted
598 // as a tail call, cease emitting nodes for this block. Terminators
599 // are handled below.
600 for (BasicBlock::const_iterator I = Begin; I != End && !SDB->HasTailCall; ++I)
603 // Make sure the root of the DAG is up-to-date.
604 CurDAG->setRoot(SDB->getControlRoot());
605 HadTailCall = SDB->HasTailCall;
608 // Final step, emit the lowered DAG as machine code.
612 void SelectionDAGISel::ComputeLiveOutVRegInfo() {
613 SmallPtrSet<SDNode*, 128> VisitedNodes;
614 SmallVector<SDNode*, 128> Worklist;
616 Worklist.push_back(CurDAG->getRoot().getNode());
622 SDNode *N = Worklist.pop_back_val();
624 // If we've already seen this node, ignore it.
625 if (!VisitedNodes.insert(N).second)
628 // Otherwise, add all chain operands to the worklist.
629 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
630 if (N->getOperand(i).getValueType() == MVT::Other)
631 Worklist.push_back(N->getOperand(i).getNode());
633 // If this is a CopyToReg with a vreg dest, process it.
634 if (N->getOpcode() != ISD::CopyToReg)
637 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
638 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
641 // Ignore non-scalar or non-integer values.
642 SDValue Src = N->getOperand(2);
643 EVT SrcVT = Src.getValueType();
644 if (!SrcVT.isInteger() || SrcVT.isVector())
647 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
648 CurDAG->computeKnownBits(Src, KnownZero, KnownOne);
649 FuncInfo->AddLiveOutRegInfo(DestReg, NumSignBits, KnownZero, KnownOne);
650 } while (!Worklist.empty());
653 void SelectionDAGISel::CodeGenAndEmitDAG() {
654 std::string GroupName;
655 if (TimePassesIsEnabled)
656 GroupName = "Instruction Selection and Scheduling";
657 std::string BlockName;
658 int BlockNumber = -1;
660 bool MatchFilterBB = false; (void)MatchFilterBB;
662 MatchFilterBB = (FilterDAGBasicBlockName.empty() ||
663 FilterDAGBasicBlockName ==
664 FuncInfo->MBB->getBasicBlock()->getName().str());
667 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
668 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
672 BlockNumber = FuncInfo->MBB->getNumber();
673 BlockName = MF->getName().str() + ":" +
674 FuncInfo->MBB->getBasicBlock()->getName().str();
676 DEBUG(dbgs() << "Initial selection DAG: BB#" << BlockNumber
677 << " '" << BlockName << "'\n"; CurDAG->dump());
679 if (ViewDAGCombine1 && MatchFilterBB)
680 CurDAG->viewGraph("dag-combine1 input for " + BlockName);
682 // Run the DAG combiner in pre-legalize mode.
684 NamedRegionTimer T("DAG Combining 1", GroupName, TimePassesIsEnabled);
685 CurDAG->Combine(BeforeLegalizeTypes, *AA, OptLevel);
688 DEBUG(dbgs() << "Optimized lowered selection DAG: BB#" << BlockNumber
689 << " '" << BlockName << "'\n"; CurDAG->dump());
691 // Second step, hack on the DAG until it only uses operations and types that
692 // the target supports.
693 if (ViewLegalizeTypesDAGs && MatchFilterBB)
694 CurDAG->viewGraph("legalize-types input for " + BlockName);
698 NamedRegionTimer T("Type Legalization", GroupName, TimePassesIsEnabled);
699 Changed = CurDAG->LegalizeTypes();
702 DEBUG(dbgs() << "Type-legalized selection DAG: BB#" << BlockNumber
703 << " '" << BlockName << "'\n"; CurDAG->dump());
705 CurDAG->NewNodesMustHaveLegalTypes = true;
708 if (ViewDAGCombineLT && MatchFilterBB)
709 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
711 // Run the DAG combiner in post-type-legalize mode.
713 NamedRegionTimer T("DAG Combining after legalize types", GroupName,
714 TimePassesIsEnabled);
715 CurDAG->Combine(AfterLegalizeTypes, *AA, OptLevel);
718 DEBUG(dbgs() << "Optimized type-legalized selection DAG: BB#" << BlockNumber
719 << " '" << BlockName << "'\n"; CurDAG->dump());
724 NamedRegionTimer T("Vector Legalization", GroupName, TimePassesIsEnabled);
725 Changed = CurDAG->LegalizeVectors();
730 NamedRegionTimer T("Type Legalization 2", GroupName, TimePassesIsEnabled);
731 CurDAG->LegalizeTypes();
734 if (ViewDAGCombineLT && MatchFilterBB)
735 CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
737 // Run the DAG combiner in post-type-legalize mode.
739 NamedRegionTimer T("DAG Combining after legalize vectors", GroupName,
740 TimePassesIsEnabled);
741 CurDAG->Combine(AfterLegalizeVectorOps, *AA, OptLevel);
744 DEBUG(dbgs() << "Optimized vector-legalized selection DAG: BB#"
745 << BlockNumber << " '" << BlockName << "'\n"; CurDAG->dump());
748 if (ViewLegalizeDAGs && MatchFilterBB)
749 CurDAG->viewGraph("legalize input for " + BlockName);
752 NamedRegionTimer T("DAG Legalization", GroupName, TimePassesIsEnabled);
756 DEBUG(dbgs() << "Legalized selection DAG: BB#" << BlockNumber
757 << " '" << BlockName << "'\n"; CurDAG->dump());
759 if (ViewDAGCombine2 && MatchFilterBB)
760 CurDAG->viewGraph("dag-combine2 input for " + BlockName);
762 // Run the DAG combiner in post-legalize mode.
764 NamedRegionTimer T("DAG Combining 2", GroupName, TimePassesIsEnabled);
765 CurDAG->Combine(AfterLegalizeDAG, *AA, OptLevel);
768 DEBUG(dbgs() << "Optimized legalized selection DAG: BB#" << BlockNumber
769 << " '" << BlockName << "'\n"; CurDAG->dump());
771 if (OptLevel != CodeGenOpt::None)
772 ComputeLiveOutVRegInfo();
774 if (ViewISelDAGs && MatchFilterBB)
775 CurDAG->viewGraph("isel input for " + BlockName);
777 // Third, instruction select all of the operations to machine code, adding the
778 // code to the MachineBasicBlock.
780 NamedRegionTimer T("Instruction Selection", GroupName, TimePassesIsEnabled);
781 DoInstructionSelection();
784 DEBUG(dbgs() << "Selected selection DAG: BB#" << BlockNumber
785 << " '" << BlockName << "'\n"; CurDAG->dump());
787 if (ViewSchedDAGs && MatchFilterBB)
788 CurDAG->viewGraph("scheduler input for " + BlockName);
790 // Schedule machine code.
791 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
793 NamedRegionTimer T("Instruction Scheduling", GroupName,
794 TimePassesIsEnabled);
795 Scheduler->Run(CurDAG, FuncInfo->MBB);
798 if (ViewSUnitDAGs && MatchFilterBB) Scheduler->viewGraph();
800 // Emit machine code to BB. This can change 'BB' to the last block being
802 MachineBasicBlock *FirstMBB = FuncInfo->MBB, *LastMBB;
804 NamedRegionTimer T("Instruction Creation", GroupName, TimePassesIsEnabled);
806 // FuncInfo->InsertPt is passed by reference and set to the end of the
807 // scheduled instructions.
808 LastMBB = FuncInfo->MBB = Scheduler->EmitSchedule(FuncInfo->InsertPt);
811 // If the block was split, make sure we update any references that are used to
812 // update PHI nodes later on.
813 if (FirstMBB != LastMBB)
814 SDB->UpdateSplitBlock(FirstMBB, LastMBB);
816 // Free the scheduler state.
818 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName,
819 TimePassesIsEnabled);
823 // Free the SelectionDAG state, now that we're finished with it.
828 /// ISelUpdater - helper class to handle updates of the instruction selection
830 class ISelUpdater : public SelectionDAG::DAGUpdateListener {
831 SelectionDAG::allnodes_iterator &ISelPosition;
833 ISelUpdater(SelectionDAG &DAG, SelectionDAG::allnodes_iterator &isp)
834 : SelectionDAG::DAGUpdateListener(DAG), ISelPosition(isp) {}
836 /// NodeDeleted - Handle nodes deleted from the graph. If the node being
837 /// deleted is the current ISelPosition node, update ISelPosition.
839 void NodeDeleted(SDNode *N, SDNode *E) override {
840 if (ISelPosition == SelectionDAG::allnodes_iterator(N))
844 } // end anonymous namespace
846 void SelectionDAGISel::DoInstructionSelection() {
847 DEBUG(dbgs() << "===== Instruction selection begins: BB#"
848 << FuncInfo->MBB->getNumber()
849 << " '" << FuncInfo->MBB->getName() << "'\n");
853 // Select target instructions for the DAG.
855 // Number all nodes with a topological order and set DAGSize.
856 DAGSize = CurDAG->AssignTopologicalOrder();
858 // Create a dummy node (which is not added to allnodes), that adds
859 // a reference to the root node, preventing it from being deleted,
860 // and tracking any changes of the root.
861 HandleSDNode Dummy(CurDAG->getRoot());
862 SelectionDAG::allnodes_iterator ISelPosition (CurDAG->getRoot().getNode());
865 // Make sure that ISelPosition gets properly updated when nodes are deleted
866 // in calls made from this function.
867 ISelUpdater ISU(*CurDAG, ISelPosition);
869 // The AllNodes list is now topological-sorted. Visit the
870 // nodes by starting at the end of the list (the root of the
871 // graph) and preceding back toward the beginning (the entry
873 while (ISelPosition != CurDAG->allnodes_begin()) {
874 SDNode *Node = --ISelPosition;
875 // Skip dead nodes. DAGCombiner is expected to eliminate all dead nodes,
876 // but there are currently some corner cases that it misses. Also, this
877 // makes it theoretically possible to disable the DAGCombiner.
878 if (Node->use_empty())
881 SDNode *ResNode = Select(Node);
883 // FIXME: This is pretty gross. 'Select' should be changed to not return
884 // anything at all and this code should be nuked with a tactical strike.
886 // If node should not be replaced, continue with the next one.
887 if (ResNode == Node || Node->getOpcode() == ISD::DELETED_NODE)
891 ReplaceUses(Node, ResNode);
894 // If after the replacement this node is not used any more,
895 // remove this dead node.
896 if (Node->use_empty()) // Don't delete EntryToken, etc.
897 CurDAG->RemoveDeadNode(Node);
900 CurDAG->setRoot(Dummy.getValue());
903 DEBUG(dbgs() << "===== Instruction selection ends:\n");
905 PostprocessISelDAG();
908 /// PrepareEHLandingPad - Emit an EH_LABEL, set up live-in registers, and
909 /// do other setup for EH landing-pad blocks.
910 void SelectionDAGISel::PrepareEHLandingPad() {
911 MachineBasicBlock *MBB = FuncInfo->MBB;
913 const TargetRegisterClass *PtrRC = TLI->getRegClassFor(TLI->getPointerTy());
915 // Add a label to mark the beginning of the landing pad. Deletion of the
916 // landing pad can thus be detected via the MachineModuleInfo.
917 MCSymbol *Label = MF->getMMI().addLandingPad(MBB);
919 // Assign the call site to the landing pad's begin label.
920 MF->getMMI().setCallSiteLandingPad(Label, SDB->LPadToCallSiteMap[MBB]);
922 const MCInstrDesc &II = TII->get(TargetOpcode::EH_LABEL);
923 BuildMI(*MBB, FuncInfo->InsertPt, SDB->getCurDebugLoc(), II)
926 // If this is an MSVC-style personality function, we need to split the landing
927 // pad into several BBs.
928 const BasicBlock *LLVMBB = MBB->getBasicBlock();
929 const LandingPadInst *LPadInst = LLVMBB->getLandingPadInst();
930 MF->getMMI().addPersonality(
931 MBB, cast<Function>(LPadInst->getPersonalityFn()->stripPointerCasts()));
932 if (MF->getMMI().getPersonalityType() == EHPersonality::MSVC_Win64SEH) {
933 // Make virtual registers and a series of labels that fill in values for the
935 auto &RI = MF->getRegInfo();
936 FuncInfo->ExceptionSelectorVirtReg = RI.createVirtualRegister(PtrRC);
938 // Get all invoke BBs that will unwind into the clause BBs.
939 SmallVector<MachineBasicBlock *, 4> InvokeBBs(MBB->pred_begin(),
942 // Emit separate machine basic blocks with separate labels for each clause
943 // before the main landing pad block.
944 MachineInstrBuilder SelectorPHI = BuildMI(
945 *MBB, MBB->begin(), SDB->getCurDebugLoc(), TII->get(TargetOpcode::PHI),
946 FuncInfo->ExceptionSelectorVirtReg);
947 for (unsigned I = 0, E = LPadInst->getNumClauses(); I != E; ++I) {
948 // Skip filter clauses, we can't implement them yet.
949 if (LPadInst->isFilter(I))
952 MachineBasicBlock *ClauseBB = MF->CreateMachineBasicBlock(LLVMBB);
953 MF->insert(MBB, ClauseBB);
955 // Add the edge from the invoke to the clause.
956 for (MachineBasicBlock *InvokeBB : InvokeBBs)
957 InvokeBB->addSuccessor(ClauseBB);
959 // Mark the clause as a landing pad or MI passes will delete it.
960 ClauseBB->setIsLandingPad();
962 GlobalValue *ClauseGV = ExtractTypeInfo(LPadInst->getClause(I));
964 // Start the BB with a label.
965 MCSymbol *ClauseLabel = MF->getMMI().addClauseForLandingPad(MBB);
966 BuildMI(*ClauseBB, ClauseBB->begin(), SDB->getCurDebugLoc(), II)
967 .addSym(ClauseLabel);
969 // Construct a simple BB that defines a register with the typeid constant.
970 FuncInfo->MBB = ClauseBB;
971 FuncInfo->InsertPt = ClauseBB->end();
972 unsigned VReg = SDB->visitLandingPadClauseBB(ClauseGV, MBB);
973 CurDAG->setRoot(SDB->getRoot());
977 // Add the typeid virtual register to the phi in the main landing pad.
978 SelectorPHI.addReg(VReg).addMBB(ClauseBB);
981 // Remove the edge from the invoke to the lpad.
982 for (MachineBasicBlock *InvokeBB : InvokeBBs)
983 InvokeBB->removeSuccessor(MBB);
985 // Restore FuncInfo back to its previous state and select the main landing
988 FuncInfo->InsertPt = MBB->end();
992 // Mark exception register as live in.
993 if (unsigned Reg = TLI->getExceptionPointerRegister())
994 FuncInfo->ExceptionPointerVirtReg = MBB->addLiveIn(Reg, PtrRC);
996 // Mark exception selector register as live in.
997 if (unsigned Reg = TLI->getExceptionSelectorRegister())
998 FuncInfo->ExceptionSelectorVirtReg = MBB->addLiveIn(Reg, PtrRC);
1001 /// isFoldedOrDeadInstruction - Return true if the specified instruction is
1002 /// side-effect free and is either dead or folded into a generated instruction.
1003 /// Return false if it needs to be emitted.
1004 static bool isFoldedOrDeadInstruction(const Instruction *I,
1005 FunctionLoweringInfo *FuncInfo) {
1006 return !I->mayWriteToMemory() && // Side-effecting instructions aren't folded.
1007 !isa<TerminatorInst>(I) && // Terminators aren't folded.
1008 !isa<DbgInfoIntrinsic>(I) && // Debug instructions aren't folded.
1009 !isa<LandingPadInst>(I) && // Landingpad instructions aren't folded.
1010 !FuncInfo->isExportedInst(I); // Exported instrs must be computed.
1014 // Collect per Instruction statistics for fast-isel misses. Only those
1015 // instructions that cause the bail are accounted for. It does not account for
1016 // instructions higher in the block. Thus, summing the per instructions stats
1017 // will not add up to what is reported by NumFastIselFailures.
1018 static void collectFailStats(const Instruction *I) {
1019 switch (I->getOpcode()) {
1020 default: assert (0 && "<Invalid operator> ");
1023 case Instruction::Ret: NumFastIselFailRet++; return;
1024 case Instruction::Br: NumFastIselFailBr++; return;
1025 case Instruction::Switch: NumFastIselFailSwitch++; return;
1026 case Instruction::IndirectBr: NumFastIselFailIndirectBr++; return;
1027 case Instruction::Invoke: NumFastIselFailInvoke++; return;
1028 case Instruction::Resume: NumFastIselFailResume++; return;
1029 case Instruction::Unreachable: NumFastIselFailUnreachable++; return;
1031 // Standard binary operators...
1032 case Instruction::Add: NumFastIselFailAdd++; return;
1033 case Instruction::FAdd: NumFastIselFailFAdd++; return;
1034 case Instruction::Sub: NumFastIselFailSub++; return;
1035 case Instruction::FSub: NumFastIselFailFSub++; return;
1036 case Instruction::Mul: NumFastIselFailMul++; return;
1037 case Instruction::FMul: NumFastIselFailFMul++; return;
1038 case Instruction::UDiv: NumFastIselFailUDiv++; return;
1039 case Instruction::SDiv: NumFastIselFailSDiv++; return;
1040 case Instruction::FDiv: NumFastIselFailFDiv++; return;
1041 case Instruction::URem: NumFastIselFailURem++; return;
1042 case Instruction::SRem: NumFastIselFailSRem++; return;
1043 case Instruction::FRem: NumFastIselFailFRem++; return;
1045 // Logical operators...
1046 case Instruction::And: NumFastIselFailAnd++; return;
1047 case Instruction::Or: NumFastIselFailOr++; return;
1048 case Instruction::Xor: NumFastIselFailXor++; return;
1050 // Memory instructions...
1051 case Instruction::Alloca: NumFastIselFailAlloca++; return;
1052 case Instruction::Load: NumFastIselFailLoad++; return;
1053 case Instruction::Store: NumFastIselFailStore++; return;
1054 case Instruction::AtomicCmpXchg: NumFastIselFailAtomicCmpXchg++; return;
1055 case Instruction::AtomicRMW: NumFastIselFailAtomicRMW++; return;
1056 case Instruction::Fence: NumFastIselFailFence++; return;
1057 case Instruction::GetElementPtr: NumFastIselFailGetElementPtr++; return;
1059 // Convert instructions...
1060 case Instruction::Trunc: NumFastIselFailTrunc++; return;
1061 case Instruction::ZExt: NumFastIselFailZExt++; return;
1062 case Instruction::SExt: NumFastIselFailSExt++; return;
1063 case Instruction::FPTrunc: NumFastIselFailFPTrunc++; return;
1064 case Instruction::FPExt: NumFastIselFailFPExt++; return;
1065 case Instruction::FPToUI: NumFastIselFailFPToUI++; return;
1066 case Instruction::FPToSI: NumFastIselFailFPToSI++; return;
1067 case Instruction::UIToFP: NumFastIselFailUIToFP++; return;
1068 case Instruction::SIToFP: NumFastIselFailSIToFP++; return;
1069 case Instruction::IntToPtr: NumFastIselFailIntToPtr++; return;
1070 case Instruction::PtrToInt: NumFastIselFailPtrToInt++; return;
1071 case Instruction::BitCast: NumFastIselFailBitCast++; return;
1073 // Other instructions...
1074 case Instruction::ICmp: NumFastIselFailICmp++; return;
1075 case Instruction::FCmp: NumFastIselFailFCmp++; return;
1076 case Instruction::PHI: NumFastIselFailPHI++; return;
1077 case Instruction::Select: NumFastIselFailSelect++; return;
1078 case Instruction::Call: {
1079 if (auto const *Intrinsic = dyn_cast<IntrinsicInst>(I)) {
1080 switch (Intrinsic->getIntrinsicID()) {
1082 NumFastIselFailIntrinsicCall++; return;
1083 case Intrinsic::sadd_with_overflow:
1084 NumFastIselFailSAddWithOverflow++; return;
1085 case Intrinsic::uadd_with_overflow:
1086 NumFastIselFailUAddWithOverflow++; return;
1087 case Intrinsic::ssub_with_overflow:
1088 NumFastIselFailSSubWithOverflow++; return;
1089 case Intrinsic::usub_with_overflow:
1090 NumFastIselFailUSubWithOverflow++; return;
1091 case Intrinsic::smul_with_overflow:
1092 NumFastIselFailSMulWithOverflow++; return;
1093 case Intrinsic::umul_with_overflow:
1094 NumFastIselFailUMulWithOverflow++; return;
1095 case Intrinsic::frameaddress:
1096 NumFastIselFailFrameaddress++; return;
1097 case Intrinsic::sqrt:
1098 NumFastIselFailSqrt++; return;
1099 case Intrinsic::experimental_stackmap:
1100 NumFastIselFailStackMap++; return;
1101 case Intrinsic::experimental_patchpoint_void: // fall-through
1102 case Intrinsic::experimental_patchpoint_i64:
1103 NumFastIselFailPatchPoint++; return;
1106 NumFastIselFailCall++;
1109 case Instruction::Shl: NumFastIselFailShl++; return;
1110 case Instruction::LShr: NumFastIselFailLShr++; return;
1111 case Instruction::AShr: NumFastIselFailAShr++; return;
1112 case Instruction::VAArg: NumFastIselFailVAArg++; return;
1113 case Instruction::ExtractElement: NumFastIselFailExtractElement++; return;
1114 case Instruction::InsertElement: NumFastIselFailInsertElement++; return;
1115 case Instruction::ShuffleVector: NumFastIselFailShuffleVector++; return;
1116 case Instruction::ExtractValue: NumFastIselFailExtractValue++; return;
1117 case Instruction::InsertValue: NumFastIselFailInsertValue++; return;
1118 case Instruction::LandingPad: NumFastIselFailLandingPad++; return;
1123 void SelectionDAGISel::SelectAllBasicBlocks(const Function &Fn) {
1124 // Initialize the Fast-ISel state, if needed.
1125 FastISel *FastIS = nullptr;
1126 if (TM.Options.EnableFastISel)
1127 FastIS = TLI->createFastISel(*FuncInfo, LibInfo);
1129 // Iterate over all basic blocks in the function.
1130 ReversePostOrderTraversal<const Function*> RPOT(&Fn);
1131 for (ReversePostOrderTraversal<const Function*>::rpo_iterator
1132 I = RPOT.begin(), E = RPOT.end(); I != E; ++I) {
1133 const BasicBlock *LLVMBB = *I;
1135 if (OptLevel != CodeGenOpt::None) {
1136 bool AllPredsVisited = true;
1137 for (const_pred_iterator PI = pred_begin(LLVMBB), PE = pred_end(LLVMBB);
1139 if (!FuncInfo->VisitedBBs.count(*PI)) {
1140 AllPredsVisited = false;
1145 if (AllPredsVisited) {
1146 for (BasicBlock::const_iterator I = LLVMBB->begin();
1147 const PHINode *PN = dyn_cast<PHINode>(I); ++I)
1148 FuncInfo->ComputePHILiveOutRegInfo(PN);
1150 for (BasicBlock::const_iterator I = LLVMBB->begin();
1151 const PHINode *PN = dyn_cast<PHINode>(I); ++I)
1152 FuncInfo->InvalidatePHILiveOutRegInfo(PN);
1155 FuncInfo->VisitedBBs.insert(LLVMBB);
1158 BasicBlock::const_iterator const Begin = LLVMBB->getFirstNonPHI();
1159 BasicBlock::const_iterator const End = LLVMBB->end();
1160 BasicBlock::const_iterator BI = End;
1162 FuncInfo->MBB = FuncInfo->MBBMap[LLVMBB];
1163 FuncInfo->InsertPt = FuncInfo->MBB->getFirstNonPHI();
1165 // Setup an EH landing-pad block.
1166 FuncInfo->ExceptionPointerVirtReg = 0;
1167 FuncInfo->ExceptionSelectorVirtReg = 0;
1168 if (FuncInfo->MBB->isLandingPad())
1169 PrepareEHLandingPad();
1171 // Before doing SelectionDAG ISel, see if FastISel has been requested.
1173 FastIS->startNewBlock();
1175 // Emit code for any incoming arguments. This must happen before
1176 // beginning FastISel on the entry block.
1177 if (LLVMBB == &Fn.getEntryBlock()) {
1180 // Lower any arguments needed in this block if this is the entry block.
1181 if (!FastIS->lowerArguments()) {
1182 // Fast isel failed to lower these arguments
1183 ++NumFastIselFailLowerArguments;
1184 if (EnableFastISelAbort > 1)
1185 report_fatal_error("FastISel didn't lower all arguments");
1187 // Use SelectionDAG argument lowering
1189 CurDAG->setRoot(SDB->getControlRoot());
1191 CodeGenAndEmitDAG();
1194 // If we inserted any instructions at the beginning, make a note of
1195 // where they are, so we can be sure to emit subsequent instructions
1197 if (FuncInfo->InsertPt != FuncInfo->MBB->begin())
1198 FastIS->setLastLocalValue(std::prev(FuncInfo->InsertPt));
1200 FastIS->setLastLocalValue(nullptr);
1203 unsigned NumFastIselRemaining = std::distance(Begin, End);
1204 // Do FastISel on as many instructions as possible.
1205 for (; BI != Begin; --BI) {
1206 const Instruction *Inst = std::prev(BI);
1208 // If we no longer require this instruction, skip it.
1209 if (isFoldedOrDeadInstruction(Inst, FuncInfo)) {
1210 --NumFastIselRemaining;
1214 // Bottom-up: reset the insert pos at the top, after any local-value
1216 FastIS->recomputeInsertPt();
1218 // Try to select the instruction with FastISel.
1219 if (FastIS->selectInstruction(Inst)) {
1220 --NumFastIselRemaining;
1221 ++NumFastIselSuccess;
1222 // If fast isel succeeded, skip over all the folded instructions, and
1223 // then see if there is a load right before the selected instructions.
1224 // Try to fold the load if so.
1225 const Instruction *BeforeInst = Inst;
1226 while (BeforeInst != Begin) {
1227 BeforeInst = std::prev(BasicBlock::const_iterator(BeforeInst));
1228 if (!isFoldedOrDeadInstruction(BeforeInst, FuncInfo))
1231 if (BeforeInst != Inst && isa<LoadInst>(BeforeInst) &&
1232 BeforeInst->hasOneUse() &&
1233 FastIS->tryToFoldLoad(cast<LoadInst>(BeforeInst), Inst)) {
1234 // If we succeeded, don't re-select the load.
1235 BI = std::next(BasicBlock::const_iterator(BeforeInst));
1236 --NumFastIselRemaining;
1237 ++NumFastIselSuccess;
1243 if (EnableFastISelVerbose2)
1244 collectFailStats(Inst);
1247 // Then handle certain instructions as single-LLVM-Instruction blocks.
1248 if (isa<CallInst>(Inst)) {
1250 if (EnableFastISelVerbose || EnableFastISelAbort) {
1251 dbgs() << "FastISel missed call: ";
1254 if (EnableFastISelAbort > 2)
1255 // FastISel selector couldn't handle something and bailed.
1256 // For the purpose of debugging, just abort.
1257 report_fatal_error("FastISel didn't select the entire block");
1259 if (!Inst->getType()->isVoidTy() && !Inst->use_empty()) {
1260 unsigned &R = FuncInfo->ValueMap[Inst];
1262 R = FuncInfo->CreateRegs(Inst->getType());
1265 bool HadTailCall = false;
1266 MachineBasicBlock::iterator SavedInsertPt = FuncInfo->InsertPt;
1267 SelectBasicBlock(Inst, BI, HadTailCall);
1269 // If the call was emitted as a tail call, we're done with the block.
1270 // We also need to delete any previously emitted instructions.
1272 FastIS->removeDeadCode(SavedInsertPt, FuncInfo->MBB->end());
1277 // Recompute NumFastIselRemaining as Selection DAG instruction
1278 // selection may have handled the call, input args, etc.
1279 unsigned RemainingNow = std::distance(Begin, BI);
1280 NumFastIselFailures += NumFastIselRemaining - RemainingNow;
1281 NumFastIselRemaining = RemainingNow;
1285 bool ShouldAbort = EnableFastISelAbort;
1286 if (EnableFastISelVerbose || EnableFastISelAbort) {
1287 if (isa<TerminatorInst>(Inst)) {
1288 // Use a different message for terminator misses.
1289 dbgs() << "FastISel missed terminator: ";
1290 // Don't abort unless for terminator unless the level is really high
1291 ShouldAbort = (EnableFastISelAbort > 2);
1293 dbgs() << "FastISel miss: ";
1298 // FastISel selector couldn't handle something and bailed.
1299 // For the purpose of debugging, just abort.
1300 report_fatal_error("FastISel didn't select the entire block");
1302 NumFastIselFailures += NumFastIselRemaining;
1306 FastIS->recomputeInsertPt();
1308 // Lower any arguments needed in this block if this is the entry block.
1309 if (LLVMBB == &Fn.getEntryBlock()) {
1318 ++NumFastIselBlocks;
1321 // Run SelectionDAG instruction selection on the remainder of the block
1322 // not handled by FastISel. If FastISel is not run, this is the entire
1325 SelectBasicBlock(Begin, BI, HadTailCall);
1329 FuncInfo->PHINodesToUpdate.clear();
1333 SDB->clearDanglingDebugInfo();
1334 SDB->SPDescriptor.resetPerFunctionState();
1337 /// Given that the input MI is before a partial terminator sequence TSeq, return
1338 /// true if M + TSeq also a partial terminator sequence.
1340 /// A Terminator sequence is a sequence of MachineInstrs which at this point in
1341 /// lowering copy vregs into physical registers, which are then passed into
1342 /// terminator instructors so we can satisfy ABI constraints. A partial
1343 /// terminator sequence is an improper subset of a terminator sequence (i.e. it
1344 /// may be the whole terminator sequence).
1345 static bool MIIsInTerminatorSequence(const MachineInstr *MI) {
1346 // If we do not have a copy or an implicit def, we return true if and only if
1347 // MI is a debug value.
1348 if (!MI->isCopy() && !MI->isImplicitDef())
1349 // Sometimes DBG_VALUE MI sneak in between the copies from the vregs to the
1350 // physical registers if there is debug info associated with the terminator
1351 // of our mbb. We want to include said debug info in our terminator
1352 // sequence, so we return true in that case.
1353 return MI->isDebugValue();
1355 // We have left the terminator sequence if we are not doing one of the
1358 // 1. Copying a vreg into a physical register.
1359 // 2. Copying a vreg into a vreg.
1360 // 3. Defining a register via an implicit def.
1362 // OPI should always be a register definition...
1363 MachineInstr::const_mop_iterator OPI = MI->operands_begin();
1364 if (!OPI->isReg() || !OPI->isDef())
1367 // Defining any register via an implicit def is always ok.
1368 if (MI->isImplicitDef())
1371 // Grab the copy source...
1372 MachineInstr::const_mop_iterator OPI2 = OPI;
1374 assert(OPI2 != MI->operands_end()
1375 && "Should have a copy implying we should have 2 arguments.");
1377 // Make sure that the copy dest is not a vreg when the copy source is a
1378 // physical register.
1379 if (!OPI2->isReg() ||
1380 (!TargetRegisterInfo::isPhysicalRegister(OPI->getReg()) &&
1381 TargetRegisterInfo::isPhysicalRegister(OPI2->getReg())))
1387 /// Find the split point at which to splice the end of BB into its success stack
1388 /// protector check machine basic block.
1390 /// On many platforms, due to ABI constraints, terminators, even before register
1391 /// allocation, use physical registers. This creates an issue for us since
1392 /// physical registers at this point can not travel across basic
1393 /// blocks. Luckily, selectiondag always moves physical registers into vregs
1394 /// when they enter functions and moves them through a sequence of copies back
1395 /// into the physical registers right before the terminator creating a
1396 /// ``Terminator Sequence''. This function is searching for the beginning of the
1397 /// terminator sequence so that we can ensure that we splice off not just the
1398 /// terminator, but additionally the copies that move the vregs into the
1399 /// physical registers.
1400 static MachineBasicBlock::iterator
1401 FindSplitPointForStackProtector(MachineBasicBlock *BB, DebugLoc DL) {
1402 MachineBasicBlock::iterator SplitPoint = BB->getFirstTerminator();
1404 if (SplitPoint == BB->begin())
1407 MachineBasicBlock::iterator Start = BB->begin();
1408 MachineBasicBlock::iterator Previous = SplitPoint;
1411 while (MIIsInTerminatorSequence(Previous)) {
1412 SplitPoint = Previous;
1413 if (Previous == Start)
1422 SelectionDAGISel::FinishBasicBlock() {
1424 DEBUG(dbgs() << "Total amount of phi nodes to update: "
1425 << FuncInfo->PHINodesToUpdate.size() << "\n";
1426 for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; ++i)
1427 dbgs() << "Node " << i << " : ("
1428 << FuncInfo->PHINodesToUpdate[i].first
1429 << ", " << FuncInfo->PHINodesToUpdate[i].second << ")\n");
1431 const bool MustUpdatePHINodes = SDB->SwitchCases.empty() &&
1432 SDB->JTCases.empty() &&
1433 SDB->BitTestCases.empty();
1435 // Next, now that we know what the last MBB the LLVM BB expanded is, update
1436 // PHI nodes in successors.
1437 if (MustUpdatePHINodes) {
1438 for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; ++i) {
1439 MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[i].first);
1440 assert(PHI->isPHI() &&
1441 "This is not a machine PHI node that we are updating!");
1442 if (!FuncInfo->MBB->isSuccessor(PHI->getParent()))
1444 PHI.addReg(FuncInfo->PHINodesToUpdate[i].second).addMBB(FuncInfo->MBB);
1448 // Handle stack protector.
1449 if (SDB->SPDescriptor.shouldEmitStackProtector()) {
1450 MachineBasicBlock *ParentMBB = SDB->SPDescriptor.getParentMBB();
1451 MachineBasicBlock *SuccessMBB = SDB->SPDescriptor.getSuccessMBB();
1453 // Find the split point to split the parent mbb. At the same time copy all
1454 // physical registers used in the tail of parent mbb into virtual registers
1455 // before the split point and back into physical registers after the split
1456 // point. This prevents us needing to deal with Live-ins and many other
1457 // register allocation issues caused by us splitting the parent mbb. The
1458 // register allocator will clean up said virtual copies later on.
1459 MachineBasicBlock::iterator SplitPoint =
1460 FindSplitPointForStackProtector(ParentMBB, SDB->getCurDebugLoc());
1462 // Splice the terminator of ParentMBB into SuccessMBB.
1463 SuccessMBB->splice(SuccessMBB->end(), ParentMBB,
1467 // Add compare/jump on neq/jump to the parent BB.
1468 FuncInfo->MBB = ParentMBB;
1469 FuncInfo->InsertPt = ParentMBB->end();
1470 SDB->visitSPDescriptorParent(SDB->SPDescriptor, ParentMBB);
1471 CurDAG->setRoot(SDB->getRoot());
1473 CodeGenAndEmitDAG();
1475 // CodeGen Failure MBB if we have not codegened it yet.
1476 MachineBasicBlock *FailureMBB = SDB->SPDescriptor.getFailureMBB();
1477 if (!FailureMBB->size()) {
1478 FuncInfo->MBB = FailureMBB;
1479 FuncInfo->InsertPt = FailureMBB->end();
1480 SDB->visitSPDescriptorFailure(SDB->SPDescriptor);
1481 CurDAG->setRoot(SDB->getRoot());
1483 CodeGenAndEmitDAG();
1486 // Clear the Per-BB State.
1487 SDB->SPDescriptor.resetPerBBState();
1490 // If we updated PHI Nodes, return early.
1491 if (MustUpdatePHINodes)
1494 for (unsigned i = 0, e = SDB->BitTestCases.size(); i != e; ++i) {
1495 // Lower header first, if it wasn't already lowered
1496 if (!SDB->BitTestCases[i].Emitted) {
1497 // Set the current basic block to the mbb we wish to insert the code into
1498 FuncInfo->MBB = SDB->BitTestCases[i].Parent;
1499 FuncInfo->InsertPt = FuncInfo->MBB->end();
1501 SDB->visitBitTestHeader(SDB->BitTestCases[i], FuncInfo->MBB);
1502 CurDAG->setRoot(SDB->getRoot());
1504 CodeGenAndEmitDAG();
1507 uint32_t UnhandledWeight = 0;
1508 for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size(); j != ej; ++j)
1509 UnhandledWeight += SDB->BitTestCases[i].Cases[j].ExtraWeight;
1511 for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size(); j != ej; ++j) {
1512 UnhandledWeight -= SDB->BitTestCases[i].Cases[j].ExtraWeight;
1513 // Set the current basic block to the mbb we wish to insert the code into
1514 FuncInfo->MBB = SDB->BitTestCases[i].Cases[j].ThisBB;
1515 FuncInfo->InsertPt = FuncInfo->MBB->end();
1518 SDB->visitBitTestCase(SDB->BitTestCases[i],
1519 SDB->BitTestCases[i].Cases[j+1].ThisBB,
1521 SDB->BitTestCases[i].Reg,
1522 SDB->BitTestCases[i].Cases[j],
1525 SDB->visitBitTestCase(SDB->BitTestCases[i],
1526 SDB->BitTestCases[i].Default,
1528 SDB->BitTestCases[i].Reg,
1529 SDB->BitTestCases[i].Cases[j],
1533 CurDAG->setRoot(SDB->getRoot());
1535 CodeGenAndEmitDAG();
1539 for (unsigned pi = 0, pe = FuncInfo->PHINodesToUpdate.size();
1541 MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[pi].first);
1542 MachineBasicBlock *PHIBB = PHI->getParent();
1543 assert(PHI->isPHI() &&
1544 "This is not a machine PHI node that we are updating!");
1545 // This is "default" BB. We have two jumps to it. From "header" BB and
1546 // from last "case" BB.
1547 if (PHIBB == SDB->BitTestCases[i].Default)
1548 PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second)
1549 .addMBB(SDB->BitTestCases[i].Parent)
1550 .addReg(FuncInfo->PHINodesToUpdate[pi].second)
1551 .addMBB(SDB->BitTestCases[i].Cases.back().ThisBB);
1552 // One of "cases" BB.
1553 for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size();
1555 MachineBasicBlock* cBB = SDB->BitTestCases[i].Cases[j].ThisBB;
1556 if (cBB->isSuccessor(PHIBB))
1557 PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second).addMBB(cBB);
1561 SDB->BitTestCases.clear();
1563 // If the JumpTable record is filled in, then we need to emit a jump table.
1564 // Updating the PHI nodes is tricky in this case, since we need to determine
1565 // whether the PHI is a successor of the range check MBB or the jump table MBB
1566 for (unsigned i = 0, e = SDB->JTCases.size(); i != e; ++i) {
1567 // Lower header first, if it wasn't already lowered
1568 if (!SDB->JTCases[i].first.Emitted) {
1569 // Set the current basic block to the mbb we wish to insert the code into
1570 FuncInfo->MBB = SDB->JTCases[i].first.HeaderBB;
1571 FuncInfo->InsertPt = FuncInfo->MBB->end();
1573 SDB->visitJumpTableHeader(SDB->JTCases[i].second, SDB->JTCases[i].first,
1575 CurDAG->setRoot(SDB->getRoot());
1577 CodeGenAndEmitDAG();
1580 // Set the current basic block to the mbb we wish to insert the code into
1581 FuncInfo->MBB = SDB->JTCases[i].second.MBB;
1582 FuncInfo->InsertPt = FuncInfo->MBB->end();
1584 SDB->visitJumpTable(SDB->JTCases[i].second);
1585 CurDAG->setRoot(SDB->getRoot());
1587 CodeGenAndEmitDAG();
1590 for (unsigned pi = 0, pe = FuncInfo->PHINodesToUpdate.size();
1592 MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[pi].first);
1593 MachineBasicBlock *PHIBB = PHI->getParent();
1594 assert(PHI->isPHI() &&
1595 "This is not a machine PHI node that we are updating!");
1596 // "default" BB. We can go there only from header BB.
1597 if (PHIBB == SDB->JTCases[i].second.Default)
1598 PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second)
1599 .addMBB(SDB->JTCases[i].first.HeaderBB);
1600 // JT BB. Just iterate over successors here
1601 if (FuncInfo->MBB->isSuccessor(PHIBB))
1602 PHI.addReg(FuncInfo->PHINodesToUpdate[pi].second).addMBB(FuncInfo->MBB);
1605 SDB->JTCases.clear();
1607 // If the switch block involved a branch to one of the actual successors, we
1608 // need to update PHI nodes in that block.
1609 for (unsigned i = 0, e = FuncInfo->PHINodesToUpdate.size(); i != e; ++i) {
1610 MachineInstrBuilder PHI(*MF, FuncInfo->PHINodesToUpdate[i].first);
1611 assert(PHI->isPHI() &&
1612 "This is not a machine PHI node that we are updating!");
1613 if (FuncInfo->MBB->isSuccessor(PHI->getParent()))
1614 PHI.addReg(FuncInfo->PHINodesToUpdate[i].second).addMBB(FuncInfo->MBB);
1617 // If we generated any switch lowering information, build and codegen any
1618 // additional DAGs necessary.
1619 for (unsigned i = 0, e = SDB->SwitchCases.size(); i != e; ++i) {
1620 // Set the current basic block to the mbb we wish to insert the code into
1621 FuncInfo->MBB = SDB->SwitchCases[i].ThisBB;
1622 FuncInfo->InsertPt = FuncInfo->MBB->end();
1624 // Determine the unique successors.
1625 SmallVector<MachineBasicBlock *, 2> Succs;
1626 Succs.push_back(SDB->SwitchCases[i].TrueBB);
1627 if (SDB->SwitchCases[i].TrueBB != SDB->SwitchCases[i].FalseBB)
1628 Succs.push_back(SDB->SwitchCases[i].FalseBB);
1630 // Emit the code. Note that this could result in FuncInfo->MBB being split.
1631 SDB->visitSwitchCase(SDB->SwitchCases[i], FuncInfo->MBB);
1632 CurDAG->setRoot(SDB->getRoot());
1634 CodeGenAndEmitDAG();
1636 // Remember the last block, now that any splitting is done, for use in
1637 // populating PHI nodes in successors.
1638 MachineBasicBlock *ThisBB = FuncInfo->MBB;
1640 // Handle any PHI nodes in successors of this chunk, as if we were coming
1641 // from the original BB before switch expansion. Note that PHI nodes can
1642 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1643 // handle them the right number of times.
1644 for (unsigned i = 0, e = Succs.size(); i != e; ++i) {
1645 FuncInfo->MBB = Succs[i];
1646 FuncInfo->InsertPt = FuncInfo->MBB->end();
1647 // FuncInfo->MBB may have been removed from the CFG if a branch was
1649 if (ThisBB->isSuccessor(FuncInfo->MBB)) {
1650 for (MachineBasicBlock::iterator
1651 MBBI = FuncInfo->MBB->begin(), MBBE = FuncInfo->MBB->end();
1652 MBBI != MBBE && MBBI->isPHI(); ++MBBI) {
1653 MachineInstrBuilder PHI(*MF, MBBI);
1654 // This value for this PHI node is recorded in PHINodesToUpdate.
1655 for (unsigned pn = 0; ; ++pn) {
1656 assert(pn != FuncInfo->PHINodesToUpdate.size() &&
1657 "Didn't find PHI entry!");
1658 if (FuncInfo->PHINodesToUpdate[pn].first == PHI) {
1659 PHI.addReg(FuncInfo->PHINodesToUpdate[pn].second).addMBB(ThisBB);
1667 SDB->SwitchCases.clear();
1671 /// Create the scheduler. If a specific scheduler was specified
1672 /// via the SchedulerRegistry, use it, otherwise select the
1673 /// one preferred by the target.
1675 ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
1676 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
1680 RegisterScheduler::setDefault(Ctor);
1683 return Ctor(this, OptLevel);
1686 //===----------------------------------------------------------------------===//
1687 // Helper functions used by the generated instruction selector.
1688 //===----------------------------------------------------------------------===//
1689 // Calls to these methods are generated by tblgen.
1691 /// CheckAndMask - The isel is trying to match something like (and X, 255). If
1692 /// the dag combiner simplified the 255, we still want to match. RHS is the
1693 /// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1694 /// specified in the .td file (e.g. 255).
1695 bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
1696 int64_t DesiredMaskS) const {
1697 const APInt &ActualMask = RHS->getAPIntValue();
1698 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
1700 // If the actual mask exactly matches, success!
1701 if (ActualMask == DesiredMask)
1704 // If the actual AND mask is allowing unallowed bits, this doesn't match.
1705 if (ActualMask.intersects(~DesiredMask))
1708 // Otherwise, the DAG Combiner may have proven that the value coming in is
1709 // either already zero or is not demanded. Check for known zero input bits.
1710 APInt NeededMask = DesiredMask & ~ActualMask;
1711 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
1714 // TODO: check to see if missing bits are just not demanded.
1716 // Otherwise, this pattern doesn't match.
1720 /// CheckOrMask - The isel is trying to match something like (or X, 255). If
1721 /// the dag combiner simplified the 255, we still want to match. RHS is the
1722 /// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1723 /// specified in the .td file (e.g. 255).
1724 bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
1725 int64_t DesiredMaskS) const {
1726 const APInt &ActualMask = RHS->getAPIntValue();
1727 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
1729 // If the actual mask exactly matches, success!
1730 if (ActualMask == DesiredMask)
1733 // If the actual AND mask is allowing unallowed bits, this doesn't match.
1734 if (ActualMask.intersects(~DesiredMask))
1737 // Otherwise, the DAG Combiner may have proven that the value coming in is
1738 // either already zero or is not demanded. Check for known zero input bits.
1739 APInt NeededMask = DesiredMask & ~ActualMask;
1741 APInt KnownZero, KnownOne;
1742 CurDAG->computeKnownBits(LHS, KnownZero, KnownOne);
1744 // If all the missing bits in the or are already known to be set, match!
1745 if ((NeededMask & KnownOne) == NeededMask)
1748 // TODO: check to see if missing bits are just not demanded.
1750 // Otherwise, this pattern doesn't match.
1755 /// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1756 /// by tblgen. Others should not call it.
1757 void SelectionDAGISel::
1758 SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
1759 std::vector<SDValue> InOps;
1760 std::swap(InOps, Ops);
1762 Ops.push_back(InOps[InlineAsm::Op_InputChain]); // 0
1763 Ops.push_back(InOps[InlineAsm::Op_AsmString]); // 1
1764 Ops.push_back(InOps[InlineAsm::Op_MDNode]); // 2, !srcloc
1765 Ops.push_back(InOps[InlineAsm::Op_ExtraInfo]); // 3 (SideEffect, AlignStack)
1767 unsigned i = InlineAsm::Op_FirstOperand, e = InOps.size();
1768 if (InOps[e-1].getValueType() == MVT::Glue)
1769 --e; // Don't process a glue operand if it is here.
1772 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
1773 if (!InlineAsm::isMemKind(Flags)) {
1774 // Just skip over this operand, copying the operands verbatim.
1775 Ops.insert(Ops.end(), InOps.begin()+i,
1776 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1777 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
1779 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1780 "Memory operand with multiple values?");
1781 // Otherwise, this is a memory operand. Ask the target to select it.
1782 std::vector<SDValue> SelOps;
1783 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps))
1784 report_fatal_error("Could not match memory address. Inline asm"
1787 // Add this to the output node.
1789 InlineAsm::getFlagWord(InlineAsm::Kind_Mem, SelOps.size());
1790 Ops.push_back(CurDAG->getTargetConstant(NewFlags, MVT::i32));
1791 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1796 // Add the glue input back if present.
1797 if (e != InOps.size())
1798 Ops.push_back(InOps.back());
1801 /// findGlueUse - Return use of MVT::Glue value produced by the specified
1804 static SDNode *findGlueUse(SDNode *N) {
1805 unsigned FlagResNo = N->getNumValues()-1;
1806 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1807 SDUse &Use = I.getUse();
1808 if (Use.getResNo() == FlagResNo)
1809 return Use.getUser();
1814 /// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1815 /// This function recursively traverses up the operand chain, ignoring
1817 static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1818 SDNode *Root, SmallPtrSetImpl<SDNode*> &Visited,
1819 bool IgnoreChains) {
1820 // The NodeID's are given uniques ID's where a node ID is guaranteed to be
1821 // greater than all of its (recursive) operands. If we scan to a point where
1822 // 'use' is smaller than the node we're scanning for, then we know we will
1825 // The Use may be -1 (unassigned) if it is a newly allocated node. This can
1826 // happen because we scan down to newly selected nodes in the case of glue
1828 if ((Use->getNodeId() < Def->getNodeId() && Use->getNodeId() != -1))
1831 // Don't revisit nodes if we already scanned it and didn't fail, we know we
1832 // won't fail if we scan it again.
1833 if (!Visited.insert(Use).second)
1836 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1837 // Ignore chain uses, they are validated by HandleMergeInputChains.
1838 if (Use->getOperand(i).getValueType() == MVT::Other && IgnoreChains)
1841 SDNode *N = Use->getOperand(i).getNode();
1843 if (Use == ImmedUse || Use == Root)
1844 continue; // We are not looking for immediate use.
1849 // Traverse up the operand chain.
1850 if (findNonImmUse(N, Def, ImmedUse, Root, Visited, IgnoreChains))
1856 /// IsProfitableToFold - Returns true if it's profitable to fold the specific
1857 /// operand node N of U during instruction selection that starts at Root.
1858 bool SelectionDAGISel::IsProfitableToFold(SDValue N, SDNode *U,
1859 SDNode *Root) const {
1860 if (OptLevel == CodeGenOpt::None) return false;
1861 return N.hasOneUse();
1864 /// IsLegalToFold - Returns true if the specific operand node N of
1865 /// U can be folded during instruction selection that starts at Root.
1866 bool SelectionDAGISel::IsLegalToFold(SDValue N, SDNode *U, SDNode *Root,
1867 CodeGenOpt::Level OptLevel,
1868 bool IgnoreChains) {
1869 if (OptLevel == CodeGenOpt::None) return false;
1871 // If Root use can somehow reach N through a path that that doesn't contain
1872 // U then folding N would create a cycle. e.g. In the following
1873 // diagram, Root can reach N through X. If N is folded into into Root, then
1874 // X is both a predecessor and a successor of U.
1885 // * indicates nodes to be folded together.
1887 // If Root produces glue, then it gets (even more) interesting. Since it
1888 // will be "glued" together with its glue use in the scheduler, we need to
1889 // check if it might reach N.
1908 // If GU (glue use) indirectly reaches N (the load), and Root folds N
1909 // (call it Fold), then X is a predecessor of GU and a successor of
1910 // Fold. But since Fold and GU are glued together, this will create
1911 // a cycle in the scheduling graph.
1913 // If the node has glue, walk down the graph to the "lowest" node in the
1915 EVT VT = Root->getValueType(Root->getNumValues()-1);
1916 while (VT == MVT::Glue) {
1917 SDNode *GU = findGlueUse(Root);
1921 VT = Root->getValueType(Root->getNumValues()-1);
1923 // If our query node has a glue result with a use, we've walked up it. If
1924 // the user (which has already been selected) has a chain or indirectly uses
1925 // the chain, our WalkChainUsers predicate will not consider it. Because of
1926 // this, we cannot ignore chains in this predicate.
1927 IgnoreChains = false;
1931 SmallPtrSet<SDNode*, 16> Visited;
1932 return !findNonImmUse(Root, N.getNode(), U, Root, Visited, IgnoreChains);
1935 SDNode *SelectionDAGISel::Select_INLINEASM(SDNode *N) {
1936 std::vector<SDValue> Ops(N->op_begin(), N->op_end());
1937 SelectInlineAsmMemoryOperands(Ops);
1939 const EVT VTs[] = {MVT::Other, MVT::Glue};
1940 SDValue New = CurDAG->getNode(ISD::INLINEASM, SDLoc(N), VTs, Ops);
1942 return New.getNode();
1946 *SelectionDAGISel::Select_READ_REGISTER(SDNode *Op) {
1948 MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(Op->getOperand(0));
1949 const MDString *RegStr = dyn_cast<MDString>(MD->getMD()->getOperand(0));
1951 TLI->getRegisterByName(RegStr->getString().data(), Op->getValueType(0));
1952 SDValue New = CurDAG->getCopyFromReg(
1953 CurDAG->getEntryNode(), dl, Reg, Op->getValueType(0));
1955 return New.getNode();
1959 *SelectionDAGISel::Select_WRITE_REGISTER(SDNode *Op) {
1961 MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(Op->getOperand(1));
1962 const MDString *RegStr = dyn_cast<MDString>(MD->getMD()->getOperand(0));
1963 unsigned Reg = TLI->getRegisterByName(RegStr->getString().data(),
1964 Op->getOperand(2).getValueType());
1965 SDValue New = CurDAG->getCopyToReg(
1966 CurDAG->getEntryNode(), dl, Reg, Op->getOperand(2));
1968 return New.getNode();
1973 SDNode *SelectionDAGISel::Select_UNDEF(SDNode *N) {
1974 return CurDAG->SelectNodeTo(N, TargetOpcode::IMPLICIT_DEF,N->getValueType(0));
1977 /// GetVBR - decode a vbr encoding whose top bit is set.
1978 LLVM_ATTRIBUTE_ALWAYS_INLINE static uint64_t
1979 GetVBR(uint64_t Val, const unsigned char *MatcherTable, unsigned &Idx) {
1980 assert(Val >= 128 && "Not a VBR");
1981 Val &= 127; // Remove first vbr bit.
1986 NextBits = MatcherTable[Idx++];
1987 Val |= (NextBits&127) << Shift;
1989 } while (NextBits & 128);
1995 /// UpdateChainsAndGlue - When a match is complete, this method updates uses of
1996 /// interior glue and chain results to use the new glue and chain results.
1997 void SelectionDAGISel::
1998 UpdateChainsAndGlue(SDNode *NodeToMatch, SDValue InputChain,
1999 const SmallVectorImpl<SDNode*> &ChainNodesMatched,
2001 const SmallVectorImpl<SDNode*> &GlueResultNodesMatched,
2002 bool isMorphNodeTo) {
2003 SmallVector<SDNode*, 4> NowDeadNodes;
2005 // Now that all the normal results are replaced, we replace the chain and
2006 // glue results if present.
2007 if (!ChainNodesMatched.empty()) {
2008 assert(InputChain.getNode() &&
2009 "Matched input chains but didn't produce a chain");
2010 // Loop over all of the nodes we matched that produced a chain result.
2011 // Replace all the chain results with the final chain we ended up with.
2012 for (unsigned i = 0, e = ChainNodesMatched.size(); i != e; ++i) {
2013 SDNode *ChainNode = ChainNodesMatched[i];
2015 // If this node was already deleted, don't look at it.
2016 if (ChainNode->getOpcode() == ISD::DELETED_NODE)
2019 // Don't replace the results of the root node if we're doing a
2021 if (ChainNode == NodeToMatch && isMorphNodeTo)
2024 SDValue ChainVal = SDValue(ChainNode, ChainNode->getNumValues()-1);
2025 if (ChainVal.getValueType() == MVT::Glue)
2026 ChainVal = ChainVal.getValue(ChainVal->getNumValues()-2);
2027 assert(ChainVal.getValueType() == MVT::Other && "Not a chain?");
2028 CurDAG->ReplaceAllUsesOfValueWith(ChainVal, InputChain);
2030 // If the node became dead and we haven't already seen it, delete it.
2031 if (ChainNode->use_empty() &&
2032 !std::count(NowDeadNodes.begin(), NowDeadNodes.end(), ChainNode))
2033 NowDeadNodes.push_back(ChainNode);
2037 // If the result produces glue, update any glue results in the matched
2038 // pattern with the glue result.
2039 if (InputGlue.getNode()) {
2040 // Handle any interior nodes explicitly marked.
2041 for (unsigned i = 0, e = GlueResultNodesMatched.size(); i != e; ++i) {
2042 SDNode *FRN = GlueResultNodesMatched[i];
2044 // If this node was already deleted, don't look at it.
2045 if (FRN->getOpcode() == ISD::DELETED_NODE)
2048 assert(FRN->getValueType(FRN->getNumValues()-1) == MVT::Glue &&
2049 "Doesn't have a glue result");
2050 CurDAG->ReplaceAllUsesOfValueWith(SDValue(FRN, FRN->getNumValues()-1),
2053 // If the node became dead and we haven't already seen it, delete it.
2054 if (FRN->use_empty() &&
2055 !std::count(NowDeadNodes.begin(), NowDeadNodes.end(), FRN))
2056 NowDeadNodes.push_back(FRN);
2060 if (!NowDeadNodes.empty())
2061 CurDAG->RemoveDeadNodes(NowDeadNodes);
2063 DEBUG(dbgs() << "ISEL: Match complete!\n");
2069 CR_LeadsToInteriorNode
2072 /// WalkChainUsers - Walk down the users of the specified chained node that is
2073 /// part of the pattern we're matching, looking at all of the users we find.
2074 /// This determines whether something is an interior node, whether we have a
2075 /// non-pattern node in between two pattern nodes (which prevent folding because
2076 /// it would induce a cycle) and whether we have a TokenFactor node sandwiched
2077 /// between pattern nodes (in which case the TF becomes part of the pattern).
2079 /// The walk we do here is guaranteed to be small because we quickly get down to
2080 /// already selected nodes "below" us.
2082 WalkChainUsers(const SDNode *ChainedNode,
2083 SmallVectorImpl<SDNode*> &ChainedNodesInPattern,
2084 SmallVectorImpl<SDNode*> &InteriorChainedNodes) {
2085 ChainResult Result = CR_Simple;
2087 for (SDNode::use_iterator UI = ChainedNode->use_begin(),
2088 E = ChainedNode->use_end(); UI != E; ++UI) {
2089 // Make sure the use is of the chain, not some other value we produce.
2090 if (UI.getUse().getValueType() != MVT::Other) continue;
2094 if (User->getOpcode() == ISD::HANDLENODE) // Root of the graph.
2097 // If we see an already-selected machine node, then we've gone beyond the
2098 // pattern that we're selecting down into the already selected chunk of the
2100 unsigned UserOpcode = User->getOpcode();
2101 if (User->isMachineOpcode() ||
2102 UserOpcode == ISD::CopyToReg ||
2103 UserOpcode == ISD::CopyFromReg ||
2104 UserOpcode == ISD::INLINEASM ||
2105 UserOpcode == ISD::EH_LABEL ||
2106 UserOpcode == ISD::LIFETIME_START ||
2107 UserOpcode == ISD::LIFETIME_END) {
2108 // If their node ID got reset to -1 then they've already been selected.
2109 // Treat them like a MachineOpcode.
2110 if (User->getNodeId() == -1)
2114 // If we have a TokenFactor, we handle it specially.
2115 if (User->getOpcode() != ISD::TokenFactor) {
2116 // If the node isn't a token factor and isn't part of our pattern, then it
2117 // must be a random chained node in between two nodes we're selecting.
2118 // This happens when we have something like:
2123 // Because we structurally match the load/store as a read/modify/write,
2124 // but the call is chained between them. We cannot fold in this case
2125 // because it would induce a cycle in the graph.
2126 if (!std::count(ChainedNodesInPattern.begin(),
2127 ChainedNodesInPattern.end(), User))
2128 return CR_InducesCycle;
2130 // Otherwise we found a node that is part of our pattern. For example in:
2134 // This would happen when we're scanning down from the load and see the
2135 // store as a user. Record that there is a use of ChainedNode that is
2136 // part of the pattern and keep scanning uses.
2137 Result = CR_LeadsToInteriorNode;
2138 InteriorChainedNodes.push_back(User);
2142 // If we found a TokenFactor, there are two cases to consider: first if the
2143 // TokenFactor is just hanging "below" the pattern we're matching (i.e. no
2144 // uses of the TF are in our pattern) we just want to ignore it. Second,
2145 // the TokenFactor can be sandwiched in between two chained nodes, like so:
2151 // | \ DAG's like cheese
2154 // [TokenFactor] [Op]
2161 // In this case, the TokenFactor becomes part of our match and we rewrite it
2162 // as a new TokenFactor.
2164 // To distinguish these two cases, do a recursive walk down the uses.
2165 switch (WalkChainUsers(User, ChainedNodesInPattern, InteriorChainedNodes)) {
2167 // If the uses of the TokenFactor are just already-selected nodes, ignore
2168 // it, it is "below" our pattern.
2170 case CR_InducesCycle:
2171 // If the uses of the TokenFactor lead to nodes that are not part of our
2172 // pattern that are not selected, folding would turn this into a cycle,
2174 return CR_InducesCycle;
2175 case CR_LeadsToInteriorNode:
2176 break; // Otherwise, keep processing.
2179 // Okay, we know we're in the interesting interior case. The TokenFactor
2180 // is now going to be considered part of the pattern so that we rewrite its
2181 // uses (it may have uses that are not part of the pattern) with the
2182 // ultimate chain result of the generated code. We will also add its chain
2183 // inputs as inputs to the ultimate TokenFactor we create.
2184 Result = CR_LeadsToInteriorNode;
2185 ChainedNodesInPattern.push_back(User);
2186 InteriorChainedNodes.push_back(User);
2193 /// HandleMergeInputChains - This implements the OPC_EmitMergeInputChains
2194 /// operation for when the pattern matched at least one node with a chains. The
2195 /// input vector contains a list of all of the chained nodes that we match. We
2196 /// must determine if this is a valid thing to cover (i.e. matching it won't
2197 /// induce cycles in the DAG) and if so, creating a TokenFactor node. that will
2198 /// be used as the input node chain for the generated nodes.
2200 HandleMergeInputChains(SmallVectorImpl<SDNode*> &ChainNodesMatched,
2201 SelectionDAG *CurDAG) {
2202 // Walk all of the chained nodes we've matched, recursively scanning down the
2203 // users of the chain result. This adds any TokenFactor nodes that are caught
2204 // in between chained nodes to the chained and interior nodes list.
2205 SmallVector<SDNode*, 3> InteriorChainedNodes;
2206 for (unsigned i = 0, e = ChainNodesMatched.size(); i != e; ++i) {
2207 if (WalkChainUsers(ChainNodesMatched[i], ChainNodesMatched,
2208 InteriorChainedNodes) == CR_InducesCycle)
2209 return SDValue(); // Would induce a cycle.
2212 // Okay, we have walked all the matched nodes and collected TokenFactor nodes
2213 // that we are interested in. Form our input TokenFactor node.
2214 SmallVector<SDValue, 3> InputChains;
2215 for (unsigned i = 0, e = ChainNodesMatched.size(); i != e; ++i) {
2216 // Add the input chain of this node to the InputChains list (which will be
2217 // the operands of the generated TokenFactor) if it's not an interior node.
2218 SDNode *N = ChainNodesMatched[i];
2219 if (N->getOpcode() != ISD::TokenFactor) {
2220 if (std::count(InteriorChainedNodes.begin(),InteriorChainedNodes.end(),N))
2223 // Otherwise, add the input chain.
2224 SDValue InChain = ChainNodesMatched[i]->getOperand(0);
2225 assert(InChain.getValueType() == MVT::Other && "Not a chain");
2226 InputChains.push_back(InChain);
2230 // If we have a token factor, we want to add all inputs of the token factor
2231 // that are not part of the pattern we're matching.
2232 for (unsigned op = 0, e = N->getNumOperands(); op != e; ++op) {
2233 if (!std::count(ChainNodesMatched.begin(), ChainNodesMatched.end(),
2234 N->getOperand(op).getNode()))
2235 InputChains.push_back(N->getOperand(op));
2239 if (InputChains.size() == 1)
2240 return InputChains[0];
2241 return CurDAG->getNode(ISD::TokenFactor, SDLoc(ChainNodesMatched[0]),
2242 MVT::Other, InputChains);
2245 /// MorphNode - Handle morphing a node in place for the selector.
2246 SDNode *SelectionDAGISel::
2247 MorphNode(SDNode *Node, unsigned TargetOpc, SDVTList VTList,
2248 ArrayRef<SDValue> Ops, unsigned EmitNodeInfo) {
2249 // It is possible we're using MorphNodeTo to replace a node with no
2250 // normal results with one that has a normal result (or we could be
2251 // adding a chain) and the input could have glue and chains as well.
2252 // In this case we need to shift the operands down.
2253 // FIXME: This is a horrible hack and broken in obscure cases, no worse
2254 // than the old isel though.
2255 int OldGlueResultNo = -1, OldChainResultNo = -1;
2257 unsigned NTMNumResults = Node->getNumValues();
2258 if (Node->getValueType(NTMNumResults-1) == MVT::Glue) {
2259 OldGlueResultNo = NTMNumResults-1;
2260 if (NTMNumResults != 1 &&
2261 Node->getValueType(NTMNumResults-2) == MVT::Other)
2262 OldChainResultNo = NTMNumResults-2;
2263 } else if (Node->getValueType(NTMNumResults-1) == MVT::Other)
2264 OldChainResultNo = NTMNumResults-1;
2266 // Call the underlying SelectionDAG routine to do the transmogrification. Note
2267 // that this deletes operands of the old node that become dead.
2268 SDNode *Res = CurDAG->MorphNodeTo(Node, ~TargetOpc, VTList, Ops);
2270 // MorphNodeTo can operate in two ways: if an existing node with the
2271 // specified operands exists, it can just return it. Otherwise, it
2272 // updates the node in place to have the requested operands.
2274 // If we updated the node in place, reset the node ID. To the isel,
2275 // this should be just like a newly allocated machine node.
2279 unsigned ResNumResults = Res->getNumValues();
2280 // Move the glue if needed.
2281 if ((EmitNodeInfo & OPFL_GlueOutput) && OldGlueResultNo != -1 &&
2282 (unsigned)OldGlueResultNo != ResNumResults-1)
2283 CurDAG->ReplaceAllUsesOfValueWith(SDValue(Node, OldGlueResultNo),
2284 SDValue(Res, ResNumResults-1));
2286 if ((EmitNodeInfo & OPFL_GlueOutput) != 0)
2289 // Move the chain reference if needed.
2290 if ((EmitNodeInfo & OPFL_Chain) && OldChainResultNo != -1 &&
2291 (unsigned)OldChainResultNo != ResNumResults-1)
2292 CurDAG->ReplaceAllUsesOfValueWith(SDValue(Node, OldChainResultNo),
2293 SDValue(Res, ResNumResults-1));
2295 // Otherwise, no replacement happened because the node already exists. Replace
2296 // Uses of the old node with the new one.
2298 CurDAG->ReplaceAllUsesWith(Node, Res);
2303 /// CheckSame - Implements OP_CheckSame.
2304 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2305 CheckSame(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2307 const SmallVectorImpl<std::pair<SDValue, SDNode*> > &RecordedNodes) {
2308 // Accept if it is exactly the same as a previously recorded node.
2309 unsigned RecNo = MatcherTable[MatcherIndex++];
2310 assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
2311 return N == RecordedNodes[RecNo].first;
2314 /// CheckChildSame - Implements OP_CheckChildXSame.
2315 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2316 CheckChildSame(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2318 const SmallVectorImpl<std::pair<SDValue, SDNode*> > &RecordedNodes,
2320 if (ChildNo >= N.getNumOperands())
2321 return false; // Match fails if out of range child #.
2322 return ::CheckSame(MatcherTable, MatcherIndex, N.getOperand(ChildNo),
2326 /// CheckPatternPredicate - Implements OP_CheckPatternPredicate.
2327 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2328 CheckPatternPredicate(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2329 const SelectionDAGISel &SDISel) {
2330 return SDISel.CheckPatternPredicate(MatcherTable[MatcherIndex++]);
2333 /// CheckNodePredicate - Implements OP_CheckNodePredicate.
2334 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2335 CheckNodePredicate(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2336 const SelectionDAGISel &SDISel, SDNode *N) {
2337 return SDISel.CheckNodePredicate(N, MatcherTable[MatcherIndex++]);
2340 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2341 CheckOpcode(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2343 uint16_t Opc = MatcherTable[MatcherIndex++];
2344 Opc |= (unsigned short)MatcherTable[MatcherIndex++] << 8;
2345 return N->getOpcode() == Opc;
2348 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2349 CheckType(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2350 SDValue N, const TargetLowering *TLI) {
2351 MVT::SimpleValueType VT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
2352 if (N.getValueType() == VT) return true;
2354 // Handle the case when VT is iPTR.
2355 return VT == MVT::iPTR && N.getValueType() == TLI->getPointerTy();
2358 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2359 CheckChildType(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2360 SDValue N, const TargetLowering *TLI, unsigned ChildNo) {
2361 if (ChildNo >= N.getNumOperands())
2362 return false; // Match fails if out of range child #.
2363 return ::CheckType(MatcherTable, MatcherIndex, N.getOperand(ChildNo), TLI);
2366 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2367 CheckCondCode(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2369 return cast<CondCodeSDNode>(N)->get() ==
2370 (ISD::CondCode)MatcherTable[MatcherIndex++];
2373 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2374 CheckValueType(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2375 SDValue N, const TargetLowering *TLI) {
2376 MVT::SimpleValueType VT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
2377 if (cast<VTSDNode>(N)->getVT() == VT)
2380 // Handle the case when VT is iPTR.
2381 return VT == MVT::iPTR && cast<VTSDNode>(N)->getVT() == TLI->getPointerTy();
2384 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2385 CheckInteger(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2387 int64_t Val = MatcherTable[MatcherIndex++];
2389 Val = GetVBR(Val, MatcherTable, MatcherIndex);
2391 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
2392 return C && C->getSExtValue() == Val;
2395 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2396 CheckChildInteger(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2397 SDValue N, unsigned ChildNo) {
2398 if (ChildNo >= N.getNumOperands())
2399 return false; // Match fails if out of range child #.
2400 return ::CheckInteger(MatcherTable, MatcherIndex, N.getOperand(ChildNo));
2403 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2404 CheckAndImm(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2405 SDValue N, const SelectionDAGISel &SDISel) {
2406 int64_t Val = MatcherTable[MatcherIndex++];
2408 Val = GetVBR(Val, MatcherTable, MatcherIndex);
2410 if (N->getOpcode() != ISD::AND) return false;
2412 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
2413 return C && SDISel.CheckAndMask(N.getOperand(0), C, Val);
2416 LLVM_ATTRIBUTE_ALWAYS_INLINE static bool
2417 CheckOrImm(const unsigned char *MatcherTable, unsigned &MatcherIndex,
2418 SDValue N, const SelectionDAGISel &SDISel) {
2419 int64_t Val = MatcherTable[MatcherIndex++];
2421 Val = GetVBR(Val, MatcherTable, MatcherIndex);
2423 if (N->getOpcode() != ISD::OR) return false;
2425 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
2426 return C && SDISel.CheckOrMask(N.getOperand(0), C, Val);
2429 /// IsPredicateKnownToFail - If we know how and can do so without pushing a
2430 /// scope, evaluate the current node. If the current predicate is known to
2431 /// fail, set Result=true and return anything. If the current predicate is
2432 /// known to pass, set Result=false and return the MatcherIndex to continue
2433 /// with. If the current predicate is unknown, set Result=false and return the
2434 /// MatcherIndex to continue with.
2435 static unsigned IsPredicateKnownToFail(const unsigned char *Table,
2436 unsigned Index, SDValue N,
2438 const SelectionDAGISel &SDISel,
2439 SmallVectorImpl<std::pair<SDValue, SDNode*> > &RecordedNodes) {
2440 switch (Table[Index++]) {
2443 return Index-1; // Could not evaluate this predicate.
2444 case SelectionDAGISel::OPC_CheckSame:
2445 Result = !::CheckSame(Table, Index, N, RecordedNodes);
2447 case SelectionDAGISel::OPC_CheckChild0Same:
2448 case SelectionDAGISel::OPC_CheckChild1Same:
2449 case SelectionDAGISel::OPC_CheckChild2Same:
2450 case SelectionDAGISel::OPC_CheckChild3Same:
2451 Result = !::CheckChildSame(Table, Index, N, RecordedNodes,
2452 Table[Index-1] - SelectionDAGISel::OPC_CheckChild0Same);
2454 case SelectionDAGISel::OPC_CheckPatternPredicate:
2455 Result = !::CheckPatternPredicate(Table, Index, SDISel);
2457 case SelectionDAGISel::OPC_CheckPredicate:
2458 Result = !::CheckNodePredicate(Table, Index, SDISel, N.getNode());
2460 case SelectionDAGISel::OPC_CheckOpcode:
2461 Result = !::CheckOpcode(Table, Index, N.getNode());
2463 case SelectionDAGISel::OPC_CheckType:
2464 Result = !::CheckType(Table, Index, N, SDISel.TLI);
2466 case SelectionDAGISel::OPC_CheckChild0Type:
2467 case SelectionDAGISel::OPC_CheckChild1Type:
2468 case SelectionDAGISel::OPC_CheckChild2Type:
2469 case SelectionDAGISel::OPC_CheckChild3Type:
2470 case SelectionDAGISel::OPC_CheckChild4Type:
2471 case SelectionDAGISel::OPC_CheckChild5Type:
2472 case SelectionDAGISel::OPC_CheckChild6Type:
2473 case SelectionDAGISel::OPC_CheckChild7Type:
2474 Result = !::CheckChildType(Table, Index, N, SDISel.TLI,
2476 SelectionDAGISel::OPC_CheckChild0Type);
2478 case SelectionDAGISel::OPC_CheckCondCode:
2479 Result = !::CheckCondCode(Table, Index, N);
2481 case SelectionDAGISel::OPC_CheckValueType:
2482 Result = !::CheckValueType(Table, Index, N, SDISel.TLI);
2484 case SelectionDAGISel::OPC_CheckInteger:
2485 Result = !::CheckInteger(Table, Index, N);
2487 case SelectionDAGISel::OPC_CheckChild0Integer:
2488 case SelectionDAGISel::OPC_CheckChild1Integer:
2489 case SelectionDAGISel::OPC_CheckChild2Integer:
2490 case SelectionDAGISel::OPC_CheckChild3Integer:
2491 case SelectionDAGISel::OPC_CheckChild4Integer:
2492 Result = !::CheckChildInteger(Table, Index, N,
2493 Table[Index-1] - SelectionDAGISel::OPC_CheckChild0Integer);
2495 case SelectionDAGISel::OPC_CheckAndImm:
2496 Result = !::CheckAndImm(Table, Index, N, SDISel);
2498 case SelectionDAGISel::OPC_CheckOrImm:
2499 Result = !::CheckOrImm(Table, Index, N, SDISel);
2507 /// FailIndex - If this match fails, this is the index to continue with.
2510 /// NodeStack - The node stack when the scope was formed.
2511 SmallVector<SDValue, 4> NodeStack;
2513 /// NumRecordedNodes - The number of recorded nodes when the scope was formed.
2514 unsigned NumRecordedNodes;
2516 /// NumMatchedMemRefs - The number of matched memref entries.
2517 unsigned NumMatchedMemRefs;
2519 /// InputChain/InputGlue - The current chain/glue
2520 SDValue InputChain, InputGlue;
2522 /// HasChainNodesMatched - True if the ChainNodesMatched list is non-empty.
2523 bool HasChainNodesMatched, HasGlueResultNodesMatched;
2526 /// \\brief A DAG update listener to keep the matching state
2527 /// (i.e. RecordedNodes and MatchScope) uptodate if the target is allowed to
2528 /// change the DAG while matching. X86 addressing mode matcher is an example
2530 class MatchStateUpdater : public SelectionDAG::DAGUpdateListener
2532 SmallVectorImpl<std::pair<SDValue, SDNode*> > &RecordedNodes;
2533 SmallVectorImpl<MatchScope> &MatchScopes;
2535 MatchStateUpdater(SelectionDAG &DAG,
2536 SmallVectorImpl<std::pair<SDValue, SDNode*> > &RN,
2537 SmallVectorImpl<MatchScope> &MS) :
2538 SelectionDAG::DAGUpdateListener(DAG),
2539 RecordedNodes(RN), MatchScopes(MS) { }
2541 void NodeDeleted(SDNode *N, SDNode *E) {
2542 // Some early-returns here to avoid the search if we deleted the node or
2543 // if the update comes from MorphNodeTo (MorphNodeTo is the last thing we
2544 // do, so it's unnecessary to update matching state at that point).
2545 // Neither of these can occur currently because we only install this
2546 // update listener during matching a complex patterns.
2547 if (!E || E->isMachineOpcode())
2549 // Performing linear search here does not matter because we almost never
2550 // run this code. You'd have to have a CSE during complex pattern
2552 for (auto &I : RecordedNodes)
2553 if (I.first.getNode() == N)
2556 for (auto &I : MatchScopes)
2557 for (auto &J : I.NodeStack)
2558 if (J.getNode() == N)
2564 SDNode *SelectionDAGISel::
2565 SelectCodeCommon(SDNode *NodeToMatch, const unsigned char *MatcherTable,
2566 unsigned TableSize) {
2567 // FIXME: Should these even be selected? Handle these cases in the caller?
2568 switch (NodeToMatch->getOpcode()) {
2571 case ISD::EntryToken: // These nodes remain the same.
2572 case ISD::BasicBlock:
2574 case ISD::RegisterMask:
2575 case ISD::HANDLENODE:
2576 case ISD::MDNODE_SDNODE:
2577 case ISD::TargetConstant:
2578 case ISD::TargetConstantFP:
2579 case ISD::TargetConstantPool:
2580 case ISD::TargetFrameIndex:
2581 case ISD::TargetExternalSymbol:
2582 case ISD::TargetBlockAddress:
2583 case ISD::TargetJumpTable:
2584 case ISD::TargetGlobalTLSAddress:
2585 case ISD::TargetGlobalAddress:
2586 case ISD::TokenFactor:
2587 case ISD::CopyFromReg:
2588 case ISD::CopyToReg:
2590 case ISD::LIFETIME_START:
2591 case ISD::LIFETIME_END:
2592 NodeToMatch->setNodeId(-1); // Mark selected.
2594 case ISD::AssertSext:
2595 case ISD::AssertZext:
2596 CurDAG->ReplaceAllUsesOfValueWith(SDValue(NodeToMatch, 0),
2597 NodeToMatch->getOperand(0));
2599 case ISD::INLINEASM: return Select_INLINEASM(NodeToMatch);
2600 case ISD::READ_REGISTER: return Select_READ_REGISTER(NodeToMatch);
2601 case ISD::WRITE_REGISTER: return Select_WRITE_REGISTER(NodeToMatch);
2602 case ISD::UNDEF: return Select_UNDEF(NodeToMatch);
2605 assert(!NodeToMatch->isMachineOpcode() && "Node already selected!");
2607 // Set up the node stack with NodeToMatch as the only node on the stack.
2608 SmallVector<SDValue, 8> NodeStack;
2609 SDValue N = SDValue(NodeToMatch, 0);
2610 NodeStack.push_back(N);
2612 // MatchScopes - Scopes used when matching, if a match failure happens, this
2613 // indicates where to continue checking.
2614 SmallVector<MatchScope, 8> MatchScopes;
2616 // RecordedNodes - This is the set of nodes that have been recorded by the
2617 // state machine. The second value is the parent of the node, or null if the
2618 // root is recorded.
2619 SmallVector<std::pair<SDValue, SDNode*>, 8> RecordedNodes;
2621 // MatchedMemRefs - This is the set of MemRef's we've seen in the input
2623 SmallVector<MachineMemOperand*, 2> MatchedMemRefs;
2625 // These are the current input chain and glue for use when generating nodes.
2626 // Various Emit operations change these. For example, emitting a copytoreg
2627 // uses and updates these.
2628 SDValue InputChain, InputGlue;
2630 // ChainNodesMatched - If a pattern matches nodes that have input/output
2631 // chains, the OPC_EmitMergeInputChains operation is emitted which indicates
2632 // which ones they are. The result is captured into this list so that we can
2633 // update the chain results when the pattern is complete.
2634 SmallVector<SDNode*, 3> ChainNodesMatched;
2635 SmallVector<SDNode*, 3> GlueResultNodesMatched;
2637 DEBUG(dbgs() << "ISEL: Starting pattern match on root node: ";
2638 NodeToMatch->dump(CurDAG);
2641 // Determine where to start the interpreter. Normally we start at opcode #0,
2642 // but if the state machine starts with an OPC_SwitchOpcode, then we
2643 // accelerate the first lookup (which is guaranteed to be hot) with the
2644 // OpcodeOffset table.
2645 unsigned MatcherIndex = 0;
2647 if (!OpcodeOffset.empty()) {
2648 // Already computed the OpcodeOffset table, just index into it.
2649 if (N.getOpcode() < OpcodeOffset.size())
2650 MatcherIndex = OpcodeOffset[N.getOpcode()];
2651 DEBUG(dbgs() << " Initial Opcode index to " << MatcherIndex << "\n");
2653 } else if (MatcherTable[0] == OPC_SwitchOpcode) {
2654 // Otherwise, the table isn't computed, but the state machine does start
2655 // with an OPC_SwitchOpcode instruction. Populate the table now, since this
2656 // is the first time we're selecting an instruction.
2659 // Get the size of this case.
2660 unsigned CaseSize = MatcherTable[Idx++];
2662 CaseSize = GetVBR(CaseSize, MatcherTable, Idx);
2663 if (CaseSize == 0) break;
2665 // Get the opcode, add the index to the table.
2666 uint16_t Opc = MatcherTable[Idx++];
2667 Opc |= (unsigned short)MatcherTable[Idx++] << 8;
2668 if (Opc >= OpcodeOffset.size())
2669 OpcodeOffset.resize((Opc+1)*2);
2670 OpcodeOffset[Opc] = Idx;
2674 // Okay, do the lookup for the first opcode.
2675 if (N.getOpcode() < OpcodeOffset.size())
2676 MatcherIndex = OpcodeOffset[N.getOpcode()];
2680 assert(MatcherIndex < TableSize && "Invalid index");
2682 unsigned CurrentOpcodeIndex = MatcherIndex;
2684 BuiltinOpcodes Opcode = (BuiltinOpcodes)MatcherTable[MatcherIndex++];
2687 // Okay, the semantics of this operation are that we should push a scope
2688 // then evaluate the first child. However, pushing a scope only to have
2689 // the first check fail (which then pops it) is inefficient. If we can
2690 // determine immediately that the first check (or first several) will
2691 // immediately fail, don't even bother pushing a scope for them.
2695 unsigned NumToSkip = MatcherTable[MatcherIndex++];
2696 if (NumToSkip & 128)
2697 NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex);
2698 // Found the end of the scope with no match.
2699 if (NumToSkip == 0) {
2704 FailIndex = MatcherIndex+NumToSkip;
2706 unsigned MatcherIndexOfPredicate = MatcherIndex;
2707 (void)MatcherIndexOfPredicate; // silence warning.
2709 // If we can't evaluate this predicate without pushing a scope (e.g. if
2710 // it is a 'MoveParent') or if the predicate succeeds on this node, we
2711 // push the scope and evaluate the full predicate chain.
2713 MatcherIndex = IsPredicateKnownToFail(MatcherTable, MatcherIndex, N,
2714 Result, *this, RecordedNodes);
2718 DEBUG(dbgs() << " Skipped scope entry (due to false predicate) at "
2719 << "index " << MatcherIndexOfPredicate
2720 << ", continuing at " << FailIndex << "\n");
2721 ++NumDAGIselRetries;
2723 // Otherwise, we know that this case of the Scope is guaranteed to fail,
2724 // move to the next case.
2725 MatcherIndex = FailIndex;
2728 // If the whole scope failed to match, bail.
2729 if (FailIndex == 0) break;
2731 // Push a MatchScope which indicates where to go if the first child fails
2733 MatchScope NewEntry;
2734 NewEntry.FailIndex = FailIndex;
2735 NewEntry.NodeStack.append(NodeStack.begin(), NodeStack.end());
2736 NewEntry.NumRecordedNodes = RecordedNodes.size();
2737 NewEntry.NumMatchedMemRefs = MatchedMemRefs.size();
2738 NewEntry.InputChain = InputChain;
2739 NewEntry.InputGlue = InputGlue;
2740 NewEntry.HasChainNodesMatched = !ChainNodesMatched.empty();
2741 NewEntry.HasGlueResultNodesMatched = !GlueResultNodesMatched.empty();
2742 MatchScopes.push_back(NewEntry);
2745 case OPC_RecordNode: {
2746 // Remember this node, it may end up being an operand in the pattern.
2747 SDNode *Parent = nullptr;
2748 if (NodeStack.size() > 1)
2749 Parent = NodeStack[NodeStack.size()-2].getNode();
2750 RecordedNodes.push_back(std::make_pair(N, Parent));
2754 case OPC_RecordChild0: case OPC_RecordChild1:
2755 case OPC_RecordChild2: case OPC_RecordChild3:
2756 case OPC_RecordChild4: case OPC_RecordChild5:
2757 case OPC_RecordChild6: case OPC_RecordChild7: {
2758 unsigned ChildNo = Opcode-OPC_RecordChild0;
2759 if (ChildNo >= N.getNumOperands())
2760 break; // Match fails if out of range child #.
2762 RecordedNodes.push_back(std::make_pair(N->getOperand(ChildNo),
2766 case OPC_RecordMemRef:
2767 MatchedMemRefs.push_back(cast<MemSDNode>(N)->getMemOperand());
2770 case OPC_CaptureGlueInput:
2771 // If the current node has an input glue, capture it in InputGlue.
2772 if (N->getNumOperands() != 0 &&
2773 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Glue)
2774 InputGlue = N->getOperand(N->getNumOperands()-1);
2777 case OPC_MoveChild: {
2778 unsigned ChildNo = MatcherTable[MatcherIndex++];
2779 if (ChildNo >= N.getNumOperands())
2780 break; // Match fails if out of range child #.
2781 N = N.getOperand(ChildNo);
2782 NodeStack.push_back(N);
2786 case OPC_MoveParent:
2787 // Pop the current node off the NodeStack.
2788 NodeStack.pop_back();
2789 assert(!NodeStack.empty() && "Node stack imbalance!");
2790 N = NodeStack.back();
2794 if (!::CheckSame(MatcherTable, MatcherIndex, N, RecordedNodes)) break;
2797 case OPC_CheckChild0Same: case OPC_CheckChild1Same:
2798 case OPC_CheckChild2Same: case OPC_CheckChild3Same:
2799 if (!::CheckChildSame(MatcherTable, MatcherIndex, N, RecordedNodes,
2800 Opcode-OPC_CheckChild0Same))
2804 case OPC_CheckPatternPredicate:
2805 if (!::CheckPatternPredicate(MatcherTable, MatcherIndex, *this)) break;
2807 case OPC_CheckPredicate:
2808 if (!::CheckNodePredicate(MatcherTable, MatcherIndex, *this,
2812 case OPC_CheckComplexPat: {
2813 unsigned CPNum = MatcherTable[MatcherIndex++];
2814 unsigned RecNo = MatcherTable[MatcherIndex++];
2815 assert(RecNo < RecordedNodes.size() && "Invalid CheckComplexPat");
2817 // If target can modify DAG during matching, keep the matching state
2819 std::unique_ptr<MatchStateUpdater> MSU;
2820 if (ComplexPatternFuncMutatesDAG())
2821 MSU.reset(new MatchStateUpdater(*CurDAG, RecordedNodes,
2824 if (!CheckComplexPattern(NodeToMatch, RecordedNodes[RecNo].second,
2825 RecordedNodes[RecNo].first, CPNum,
2830 case OPC_CheckOpcode:
2831 if (!::CheckOpcode(MatcherTable, MatcherIndex, N.getNode())) break;
2835 if (!::CheckType(MatcherTable, MatcherIndex, N, TLI))
2839 case OPC_SwitchOpcode: {
2840 unsigned CurNodeOpcode = N.getOpcode();
2841 unsigned SwitchStart = MatcherIndex-1; (void)SwitchStart;
2844 // Get the size of this case.
2845 CaseSize = MatcherTable[MatcherIndex++];
2847 CaseSize = GetVBR(CaseSize, MatcherTable, MatcherIndex);
2848 if (CaseSize == 0) break;
2850 uint16_t Opc = MatcherTable[MatcherIndex++];
2851 Opc |= (unsigned short)MatcherTable[MatcherIndex++] << 8;
2853 // If the opcode matches, then we will execute this case.
2854 if (CurNodeOpcode == Opc)
2857 // Otherwise, skip over this case.
2858 MatcherIndex += CaseSize;
2861 // If no cases matched, bail out.
2862 if (CaseSize == 0) break;
2864 // Otherwise, execute the case we found.
2865 DEBUG(dbgs() << " OpcodeSwitch from " << SwitchStart
2866 << " to " << MatcherIndex << "\n");
2870 case OPC_SwitchType: {
2871 MVT CurNodeVT = N.getSimpleValueType();
2872 unsigned SwitchStart = MatcherIndex-1; (void)SwitchStart;
2875 // Get the size of this case.
2876 CaseSize = MatcherTable[MatcherIndex++];
2878 CaseSize = GetVBR(CaseSize, MatcherTable, MatcherIndex);
2879 if (CaseSize == 0) break;
2881 MVT CaseVT = (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
2882 if (CaseVT == MVT::iPTR)
2883 CaseVT = TLI->getPointerTy();
2885 // If the VT matches, then we will execute this case.
2886 if (CurNodeVT == CaseVT)
2889 // Otherwise, skip over this case.
2890 MatcherIndex += CaseSize;
2893 // If no cases matched, bail out.
2894 if (CaseSize == 0) break;
2896 // Otherwise, execute the case we found.
2897 DEBUG(dbgs() << " TypeSwitch[" << EVT(CurNodeVT).getEVTString()
2898 << "] from " << SwitchStart << " to " << MatcherIndex<<'\n');
2901 case OPC_CheckChild0Type: case OPC_CheckChild1Type:
2902 case OPC_CheckChild2Type: case OPC_CheckChild3Type:
2903 case OPC_CheckChild4Type: case OPC_CheckChild5Type:
2904 case OPC_CheckChild6Type: case OPC_CheckChild7Type:
2905 if (!::CheckChildType(MatcherTable, MatcherIndex, N, TLI,
2906 Opcode-OPC_CheckChild0Type))
2909 case OPC_CheckCondCode:
2910 if (!::CheckCondCode(MatcherTable, MatcherIndex, N)) break;
2912 case OPC_CheckValueType:
2913 if (!::CheckValueType(MatcherTable, MatcherIndex, N, TLI))
2916 case OPC_CheckInteger:
2917 if (!::CheckInteger(MatcherTable, MatcherIndex, N)) break;
2919 case OPC_CheckChild0Integer: case OPC_CheckChild1Integer:
2920 case OPC_CheckChild2Integer: case OPC_CheckChild3Integer:
2921 case OPC_CheckChild4Integer:
2922 if (!::CheckChildInteger(MatcherTable, MatcherIndex, N,
2923 Opcode-OPC_CheckChild0Integer)) break;
2925 case OPC_CheckAndImm:
2926 if (!::CheckAndImm(MatcherTable, MatcherIndex, N, *this)) break;
2928 case OPC_CheckOrImm:
2929 if (!::CheckOrImm(MatcherTable, MatcherIndex, N, *this)) break;
2932 case OPC_CheckFoldableChainNode: {
2933 assert(NodeStack.size() != 1 && "No parent node");
2934 // Verify that all intermediate nodes between the root and this one have
2936 bool HasMultipleUses = false;
2937 for (unsigned i = 1, e = NodeStack.size()-1; i != e; ++i)
2938 if (!NodeStack[i].hasOneUse()) {
2939 HasMultipleUses = true;
2942 if (HasMultipleUses) break;
2944 // Check to see that the target thinks this is profitable to fold and that
2945 // we can fold it without inducing cycles in the graph.
2946 if (!IsProfitableToFold(N, NodeStack[NodeStack.size()-2].getNode(),
2948 !IsLegalToFold(N, NodeStack[NodeStack.size()-2].getNode(),
2949 NodeToMatch, OptLevel,
2950 true/*We validate our own chains*/))
2955 case OPC_EmitInteger: {
2956 MVT::SimpleValueType VT =
2957 (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
2958 int64_t Val = MatcherTable[MatcherIndex++];
2960 Val = GetVBR(Val, MatcherTable, MatcherIndex);
2961 RecordedNodes.push_back(std::pair<SDValue, SDNode*>(
2962 CurDAG->getTargetConstant(Val, VT), nullptr));
2965 case OPC_EmitRegister: {
2966 MVT::SimpleValueType VT =
2967 (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
2968 unsigned RegNo = MatcherTable[MatcherIndex++];
2969 RecordedNodes.push_back(std::pair<SDValue, SDNode*>(
2970 CurDAG->getRegister(RegNo, VT), nullptr));
2973 case OPC_EmitRegister2: {
2974 // For targets w/ more than 256 register names, the register enum
2975 // values are stored in two bytes in the matcher table (just like
2977 MVT::SimpleValueType VT =
2978 (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
2979 unsigned RegNo = MatcherTable[MatcherIndex++];
2980 RegNo |= MatcherTable[MatcherIndex++] << 8;
2981 RecordedNodes.push_back(std::pair<SDValue, SDNode*>(
2982 CurDAG->getRegister(RegNo, VT), nullptr));
2986 case OPC_EmitConvertToTarget: {
2987 // Convert from IMM/FPIMM to target version.
2988 unsigned RecNo = MatcherTable[MatcherIndex++];
2989 assert(RecNo < RecordedNodes.size() && "Invalid EmitConvertToTarget");
2990 SDValue Imm = RecordedNodes[RecNo].first;
2992 if (Imm->getOpcode() == ISD::Constant) {
2993 const ConstantInt *Val=cast<ConstantSDNode>(Imm)->getConstantIntValue();
2994 Imm = CurDAG->getConstant(*Val, Imm.getValueType(), true);
2995 } else if (Imm->getOpcode() == ISD::ConstantFP) {
2996 const ConstantFP *Val=cast<ConstantFPSDNode>(Imm)->getConstantFPValue();
2997 Imm = CurDAG->getConstantFP(*Val, Imm.getValueType(), true);
3000 RecordedNodes.push_back(std::make_pair(Imm, RecordedNodes[RecNo].second));
3004 case OPC_EmitMergeInputChains1_0: // OPC_EmitMergeInputChains, 1, 0
3005 case OPC_EmitMergeInputChains1_1: { // OPC_EmitMergeInputChains, 1, 1
3006 // These are space-optimized forms of OPC_EmitMergeInputChains.
3007 assert(!InputChain.getNode() &&
3008 "EmitMergeInputChains should be the first chain producing node");
3009 assert(ChainNodesMatched.empty() &&
3010 "Should only have one EmitMergeInputChains per match");
3012 // Read all of the chained nodes.
3013 unsigned RecNo = Opcode == OPC_EmitMergeInputChains1_1;
3014 assert(RecNo < RecordedNodes.size() && "Invalid EmitMergeInputChains");
3015 ChainNodesMatched.push_back(RecordedNodes[RecNo].first.getNode());
3017 // FIXME: What if other value results of the node have uses not matched
3019 if (ChainNodesMatched.back() != NodeToMatch &&
3020 !RecordedNodes[RecNo].first.hasOneUse()) {
3021 ChainNodesMatched.clear();
3025 // Merge the input chains if they are not intra-pattern references.
3026 InputChain = HandleMergeInputChains(ChainNodesMatched, CurDAG);
3028 if (!InputChain.getNode())
3029 break; // Failed to merge.
3033 case OPC_EmitMergeInputChains: {
3034 assert(!InputChain.getNode() &&
3035 "EmitMergeInputChains should be the first chain producing node");
3036 // This node gets a list of nodes we matched in the input that have
3037 // chains. We want to token factor all of the input chains to these nodes
3038 // together. However, if any of the input chains is actually one of the
3039 // nodes matched in this pattern, then we have an intra-match reference.
3040 // Ignore these because the newly token factored chain should not refer to
3042 unsigned NumChains = MatcherTable[MatcherIndex++];
3043 assert(NumChains != 0 && "Can't TF zero chains");
3045 assert(ChainNodesMatched.empty() &&
3046 "Should only have one EmitMergeInputChains per match");
3048 // Read all of the chained nodes.
3049 for (unsigned i = 0; i != NumChains; ++i) {
3050 unsigned RecNo = MatcherTable[MatcherIndex++];
3051 assert(RecNo < RecordedNodes.size() && "Invalid EmitMergeInputChains");
3052 ChainNodesMatched.push_back(RecordedNodes[RecNo].first.getNode());
3054 // FIXME: What if other value results of the node have uses not matched
3056 if (ChainNodesMatched.back() != NodeToMatch &&
3057 !RecordedNodes[RecNo].first.hasOneUse()) {
3058 ChainNodesMatched.clear();
3063 // If the inner loop broke out, the match fails.
3064 if (ChainNodesMatched.empty())
3067 // Merge the input chains if they are not intra-pattern references.
3068 InputChain = HandleMergeInputChains(ChainNodesMatched, CurDAG);
3070 if (!InputChain.getNode())
3071 break; // Failed to merge.
3076 case OPC_EmitCopyToReg: {
3077 unsigned RecNo = MatcherTable[MatcherIndex++];
3078 assert(RecNo < RecordedNodes.size() && "Invalid EmitCopyToReg");
3079 unsigned DestPhysReg = MatcherTable[MatcherIndex++];
3081 if (!InputChain.getNode())
3082 InputChain = CurDAG->getEntryNode();
3084 InputChain = CurDAG->getCopyToReg(InputChain, SDLoc(NodeToMatch),
3085 DestPhysReg, RecordedNodes[RecNo].first,
3088 InputGlue = InputChain.getValue(1);
3092 case OPC_EmitNodeXForm: {
3093 unsigned XFormNo = MatcherTable[MatcherIndex++];
3094 unsigned RecNo = MatcherTable[MatcherIndex++];
3095 assert(RecNo < RecordedNodes.size() && "Invalid EmitNodeXForm");
3096 SDValue Res = RunSDNodeXForm(RecordedNodes[RecNo].first, XFormNo);
3097 RecordedNodes.push_back(std::pair<SDValue,SDNode*>(Res, nullptr));
3102 case OPC_MorphNodeTo: {
3103 uint16_t TargetOpc = MatcherTable[MatcherIndex++];
3104 TargetOpc |= (unsigned short)MatcherTable[MatcherIndex++] << 8;
3105 unsigned EmitNodeInfo = MatcherTable[MatcherIndex++];
3106 // Get the result VT list.
3107 unsigned NumVTs = MatcherTable[MatcherIndex++];
3108 SmallVector<EVT, 4> VTs;
3109 for (unsigned i = 0; i != NumVTs; ++i) {
3110 MVT::SimpleValueType VT =
3111 (MVT::SimpleValueType)MatcherTable[MatcherIndex++];
3112 if (VT == MVT::iPTR)
3113 VT = TLI->getPointerTy().SimpleTy;
3117 if (EmitNodeInfo & OPFL_Chain)
3118 VTs.push_back(MVT::Other);
3119 if (EmitNodeInfo & OPFL_GlueOutput)
3120 VTs.push_back(MVT::Glue);
3122 // This is hot code, so optimize the two most common cases of 1 and 2
3125 if (VTs.size() == 1)
3126 VTList = CurDAG->getVTList(VTs[0]);
3127 else if (VTs.size() == 2)
3128 VTList = CurDAG->getVTList(VTs[0], VTs[1]);
3130 VTList = CurDAG->getVTList(VTs);
3132 // Get the operand list.
3133 unsigned NumOps = MatcherTable[MatcherIndex++];
3134 SmallVector<SDValue, 8> Ops;
3135 for (unsigned i = 0; i != NumOps; ++i) {
3136 unsigned RecNo = MatcherTable[MatcherIndex++];
3138 RecNo = GetVBR(RecNo, MatcherTable, MatcherIndex);
3140 assert(RecNo < RecordedNodes.size() && "Invalid EmitNode");
3141 Ops.push_back(RecordedNodes[RecNo].first);
3144 // If there are variadic operands to add, handle them now.
3145 if (EmitNodeInfo & OPFL_VariadicInfo) {
3146 // Determine the start index to copy from.
3147 unsigned FirstOpToCopy = getNumFixedFromVariadicInfo(EmitNodeInfo);
3148 FirstOpToCopy += (EmitNodeInfo & OPFL_Chain) ? 1 : 0;
3149 assert(NodeToMatch->getNumOperands() >= FirstOpToCopy &&
3150 "Invalid variadic node");
3151 // Copy all of the variadic operands, not including a potential glue
3153 for (unsigned i = FirstOpToCopy, e = NodeToMatch->getNumOperands();
3155 SDValue V = NodeToMatch->getOperand(i);
3156 if (V.getValueType() == MVT::Glue) break;
3161 // If this has chain/glue inputs, add them.
3162 if (EmitNodeInfo & OPFL_Chain)
3163 Ops.push_back(InputChain);
3164 if ((EmitNodeInfo & OPFL_GlueInput) && InputGlue.getNode() != nullptr)
3165 Ops.push_back(InputGlue);
3168 SDNode *Res = nullptr;
3169 if (Opcode != OPC_MorphNodeTo) {
3170 // If this is a normal EmitNode command, just create the new node and
3171 // add the results to the RecordedNodes list.
3172 Res = CurDAG->getMachineNode(TargetOpc, SDLoc(NodeToMatch),
3175 // Add all the non-glue/non-chain results to the RecordedNodes list.
3176 for (unsigned i = 0, e = VTs.size(); i != e; ++i) {
3177 if (VTs[i] == MVT::Other || VTs[i] == MVT::Glue) break;
3178 RecordedNodes.push_back(std::pair<SDValue,SDNode*>(SDValue(Res, i),
3182 } else if (NodeToMatch->getOpcode() != ISD::DELETED_NODE) {
3183 Res = MorphNode(NodeToMatch, TargetOpc, VTList, Ops, EmitNodeInfo);
3185 // NodeToMatch was eliminated by CSE when the target changed the DAG.
3186 // We will visit the equivalent node later.
3187 DEBUG(dbgs() << "Node was eliminated by CSE\n");
3191 // If the node had chain/glue results, update our notion of the current
3193 if (EmitNodeInfo & OPFL_GlueOutput) {
3194 InputGlue = SDValue(Res, VTs.size()-1);
3195 if (EmitNodeInfo & OPFL_Chain)
3196 InputChain = SDValue(Res, VTs.size()-2);
3197 } else if (EmitNodeInfo & OPFL_Chain)
3198 InputChain = SDValue(Res, VTs.size()-1);
3200 // If the OPFL_MemRefs glue is set on this node, slap all of the
3201 // accumulated memrefs onto it.
3203 // FIXME: This is vastly incorrect for patterns with multiple outputs
3204 // instructions that access memory and for ComplexPatterns that match
3206 if (EmitNodeInfo & OPFL_MemRefs) {
3207 // Only attach load or store memory operands if the generated
3208 // instruction may load or store.
3209 const MCInstrDesc &MCID = TII->get(TargetOpc);
3210 bool mayLoad = MCID.mayLoad();
3211 bool mayStore = MCID.mayStore();
3213 unsigned NumMemRefs = 0;
3214 for (SmallVectorImpl<MachineMemOperand *>::const_iterator I =
3215 MatchedMemRefs.begin(), E = MatchedMemRefs.end(); I != E; ++I) {
3216 if ((*I)->isLoad()) {
3219 } else if ((*I)->isStore()) {
3227 MachineSDNode::mmo_iterator MemRefs =
3228 MF->allocateMemRefsArray(NumMemRefs);
3230 MachineSDNode::mmo_iterator MemRefsPos = MemRefs;
3231 for (SmallVectorImpl<MachineMemOperand *>::const_iterator I =
3232 MatchedMemRefs.begin(), E = MatchedMemRefs.end(); I != E; ++I) {
3233 if ((*I)->isLoad()) {
3236 } else if ((*I)->isStore()) {
3244 cast<MachineSDNode>(Res)
3245 ->setMemRefs(MemRefs, MemRefs + NumMemRefs);
3249 << (Opcode == OPC_MorphNodeTo ? "Morphed" : "Created")
3250 << " node: "; Res->dump(CurDAG); dbgs() << "\n");
3252 // If this was a MorphNodeTo then we're completely done!
3253 if (Opcode == OPC_MorphNodeTo) {
3254 // Update chain and glue uses.
3255 UpdateChainsAndGlue(NodeToMatch, InputChain, ChainNodesMatched,
3256 InputGlue, GlueResultNodesMatched, true);
3263 case OPC_MarkGlueResults: {
3264 unsigned NumNodes = MatcherTable[MatcherIndex++];
3266 // Read and remember all the glue-result nodes.
3267 for (unsigned i = 0; i != NumNodes; ++i) {
3268 unsigned RecNo = MatcherTable[MatcherIndex++];
3270 RecNo = GetVBR(RecNo, MatcherTable, MatcherIndex);
3272 assert(RecNo < RecordedNodes.size() && "Invalid MarkGlueResults");
3273 GlueResultNodesMatched.push_back(RecordedNodes[RecNo].first.getNode());
3278 case OPC_CompleteMatch: {
3279 // The match has been completed, and any new nodes (if any) have been
3280 // created. Patch up references to the matched dag to use the newly
3282 unsigned NumResults = MatcherTable[MatcherIndex++];
3284 for (unsigned i = 0; i != NumResults; ++i) {
3285 unsigned ResSlot = MatcherTable[MatcherIndex++];
3287 ResSlot = GetVBR(ResSlot, MatcherTable, MatcherIndex);
3289 assert(ResSlot < RecordedNodes.size() && "Invalid CompleteMatch");
3290 SDValue Res = RecordedNodes[ResSlot].first;
3292 assert(i < NodeToMatch->getNumValues() &&
3293 NodeToMatch->getValueType(i) != MVT::Other &&
3294 NodeToMatch->getValueType(i) != MVT::Glue &&
3295 "Invalid number of results to complete!");
3296 assert((NodeToMatch->getValueType(i) == Res.getValueType() ||
3297 NodeToMatch->getValueType(i) == MVT::iPTR ||
3298 Res.getValueType() == MVT::iPTR ||
3299 NodeToMatch->getValueType(i).getSizeInBits() ==
3300 Res.getValueType().getSizeInBits()) &&
3301 "invalid replacement");
3302 CurDAG->ReplaceAllUsesOfValueWith(SDValue(NodeToMatch, i), Res);
3305 // If the root node defines glue, add it to the glue nodes to update list.
3306 if (NodeToMatch->getValueType(NodeToMatch->getNumValues()-1) == MVT::Glue)
3307 GlueResultNodesMatched.push_back(NodeToMatch);
3309 // Update chain and glue uses.
3310 UpdateChainsAndGlue(NodeToMatch, InputChain, ChainNodesMatched,
3311 InputGlue, GlueResultNodesMatched, false);
3313 assert(NodeToMatch->use_empty() &&
3314 "Didn't replace all uses of the node?");
3316 // FIXME: We just return here, which interacts correctly with SelectRoot
3317 // above. We should fix this to not return an SDNode* anymore.
3322 // If the code reached this point, then the match failed. See if there is
3323 // another child to try in the current 'Scope', otherwise pop it until we
3324 // find a case to check.
3325 DEBUG(dbgs() << " Match failed at index " << CurrentOpcodeIndex << "\n");
3326 ++NumDAGIselRetries;
3328 if (MatchScopes.empty()) {
3329 CannotYetSelect(NodeToMatch);
3333 // Restore the interpreter state back to the point where the scope was
3335 MatchScope &LastScope = MatchScopes.back();
3336 RecordedNodes.resize(LastScope.NumRecordedNodes);
3338 NodeStack.append(LastScope.NodeStack.begin(), LastScope.NodeStack.end());
3339 N = NodeStack.back();
3341 if (LastScope.NumMatchedMemRefs != MatchedMemRefs.size())
3342 MatchedMemRefs.resize(LastScope.NumMatchedMemRefs);
3343 MatcherIndex = LastScope.FailIndex;
3345 DEBUG(dbgs() << " Continuing at " << MatcherIndex << "\n");
3347 InputChain = LastScope.InputChain;
3348 InputGlue = LastScope.InputGlue;
3349 if (!LastScope.HasChainNodesMatched)
3350 ChainNodesMatched.clear();
3351 if (!LastScope.HasGlueResultNodesMatched)
3352 GlueResultNodesMatched.clear();
3354 // Check to see what the offset is at the new MatcherIndex. If it is zero
3355 // we have reached the end of this scope, otherwise we have another child
3356 // in the current scope to try.
3357 unsigned NumToSkip = MatcherTable[MatcherIndex++];
3358 if (NumToSkip & 128)
3359 NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex);
3361 // If we have another child in this scope to match, update FailIndex and
3363 if (NumToSkip != 0) {
3364 LastScope.FailIndex = MatcherIndex+NumToSkip;
3368 // End of this scope, pop it and try the next child in the containing
3370 MatchScopes.pop_back();
3377 void SelectionDAGISel::CannotYetSelect(SDNode *N) {
3379 raw_string_ostream Msg(msg);
3380 Msg << "Cannot select: ";
3382 if (N->getOpcode() != ISD::INTRINSIC_W_CHAIN &&
3383 N->getOpcode() != ISD::INTRINSIC_WO_CHAIN &&
3384 N->getOpcode() != ISD::INTRINSIC_VOID) {
3385 N->printrFull(Msg, CurDAG);
3386 Msg << "\nIn function: " << MF->getName();
3388 bool HasInputChain = N->getOperand(0).getValueType() == MVT::Other;
3390 cast<ConstantSDNode>(N->getOperand(HasInputChain))->getZExtValue();
3391 if (iid < Intrinsic::num_intrinsics)
3392 Msg << "intrinsic %" << Intrinsic::getName((Intrinsic::ID)iid);
3393 else if (const TargetIntrinsicInfo *TII = TM.getIntrinsicInfo())
3394 Msg << "target intrinsic %" << TII->getName(iid);
3396 Msg << "unknown intrinsic #" << iid;
3398 report_fatal_error(Msg.str());
3401 char SelectionDAGISel::ID = 0;