1 //===-- MCSubtargetInfo.cpp - Subtarget Information -----------------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 #include "llvm/MC/MCSubtargetInfo.h"
11 #include "llvm/ADT/StringRef.h"
12 #include "llvm/ADT/Triple.h"
13 #include "llvm/MC/MCInstrItineraries.h"
14 #include "llvm/MC/SubtargetFeature.h"
15 #include "llvm/Support/raw_ostream.h"
20 MCSchedModel MCSchedModel::DefaultSchedModel; // For unknown processors.
22 /// InitMCProcessorInfo - Set or change the CPU (optionally supplemented
23 /// with feature string). Recompute feature bits and scheduling model.
25 MCSubtargetInfo::InitMCProcessorInfo(StringRef CPU, StringRef FS) {
26 SubtargetFeatures Features(FS);
27 FeatureBits = Features.getFeatureBits(CPU, ProcDesc, ProcFeatures);
28 InitCPUSchedModel(CPU);
32 MCSubtargetInfo::InitCPUSchedModel(StringRef CPU) {
34 CPUSchedModel = getSchedModelForCPU(CPU);
36 CPUSchedModel = &MCSchedModel::DefaultSchedModel;
40 MCSubtargetInfo::InitMCSubtargetInfo(StringRef TT, StringRef CPU, StringRef FS,
41 ArrayRef<SubtargetFeatureKV> PF,
42 ArrayRef<SubtargetFeatureKV> PD,
43 const SubtargetInfoKV *ProcSched,
44 const MCWriteProcResEntry *WPR,
45 const MCWriteLatencyEntry *WL,
46 const MCReadAdvanceEntry *RA,
53 ProcSchedModels = ProcSched;
54 WriteProcResTable = WPR;
55 WriteLatencyTable = WL;
56 ReadAdvanceTable = RA;
62 InitMCProcessorInfo(CPU, FS);
65 /// ToggleFeature - Toggle a feature and returns the re-computed feature
66 /// bits. This version does not change the implied bits.
67 uint64_t MCSubtargetInfo::ToggleFeature(uint64_t FB) {
72 /// ToggleFeature - Toggle a feature and returns the re-computed feature
73 /// bits. This version will also change all implied bits.
74 uint64_t MCSubtargetInfo::ToggleFeature(StringRef FS) {
75 SubtargetFeatures Features;
76 FeatureBits = Features.ToggleFeature(FeatureBits, FS, ProcFeatures);
82 MCSubtargetInfo::getSchedModelForCPU(StringRef CPU) const {
83 assert(ProcSchedModels && "Processor machine model not available!");
85 unsigned NumProcs = ProcDesc.size();
87 for (size_t i = 1; i < NumProcs; i++) {
88 assert(strcmp(ProcSchedModels[i - 1].Key, ProcSchedModels[i].Key) < 0 &&
89 "Processor machine model table is not sorted");
94 const SubtargetInfoKV *Found =
95 std::lower_bound(ProcSchedModels, ProcSchedModels+NumProcs, CPU);
96 if (Found == ProcSchedModels+NumProcs || StringRef(Found->Key) != CPU) {
98 << "' is not a recognized processor for this target"
99 << " (ignoring processor)\n";
100 return &MCSchedModel::DefaultSchedModel;
102 assert(Found->Value && "Missing processor SchedModel value");
103 return (const MCSchedModel *)Found->Value;
107 MCSubtargetInfo::getInstrItineraryForCPU(StringRef CPU) const {
108 const MCSchedModel *SchedModel = getSchedModelForCPU(CPU);
109 return InstrItineraryData(SchedModel, Stages, OperandCycles, ForwardingPaths);
112 /// Initialize an InstrItineraryData instance.
113 void MCSubtargetInfo::initInstrItins(InstrItineraryData &InstrItins) const {
115 InstrItineraryData(CPUSchedModel, Stages, OperandCycles, ForwardingPaths);