1 //===-- AArch64AsmPrinter.cpp - Print machine code to an AArch64 .s file --===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains a printer that converts from our internal representation
11 // of machine-dependent LLVM code to GAS-format AArch64 assembly language.
13 //===----------------------------------------------------------------------===//
15 #define DEBUG_TYPE "asm-printer"
16 #include "AArch64AsmPrinter.h"
17 #include "InstPrinter/AArch64InstPrinter.h"
18 #include "llvm/DebugInfo.h"
19 #include "llvm/ADT/SmallString.h"
20 #include "llvm/CodeGen/MachineModuleInfoImpls.h"
21 #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
22 #include "llvm/MC/MCAsmInfo.h"
23 #include "llvm/MC/MCInst.h"
24 #include "llvm/MC/MCSymbol.h"
25 #include "llvm/Support/TargetRegistry.h"
26 #include "llvm/Target/Mangler.h"
30 /// Try to print a floating-point register as if it belonged to a specified
31 /// register-class. For example the inline asm operand modifier "b" requires its
32 /// argument to be printed as "bN".
33 static bool printModifiedFPRAsmOperand(const MachineOperand &MO,
34 const TargetRegisterInfo *TRI,
35 char RegType, raw_ostream &O) {
39 for (MCRegAliasIterator AR(MO.getReg(), TRI, true); AR.isValid(); ++AR) {
40 if (AArch64::FPR8RegClass.contains(*AR)) {
41 O << RegType << TRI->getEncodingValue(MO.getReg());
46 // The register doesn't correspond to anything floating-point like.
50 /// Implements the 'w' and 'x' inline asm operand modifiers, which print a GPR
51 /// with the obvious type and an immediate 0 as either wzr or xzr.
52 static bool printModifiedGPRAsmOperand(const MachineOperand &MO,
53 const TargetRegisterInfo *TRI,
54 const TargetRegisterClass &RegClass,
56 char Prefix = &RegClass == &AArch64::GPR32RegClass ? 'w' : 'x';
58 if (MO.isImm() && MO.getImm() == 0) {
61 } else if (MO.isReg()) {
62 if (MO.getReg() == AArch64::XSP || MO.getReg() == AArch64::WSP) {
63 O << (Prefix == 'x' ? "sp" : "wsp");
67 for (MCRegAliasIterator AR(MO.getReg(), TRI, true); AR.isValid(); ++AR) {
68 if (RegClass.contains(*AR)) {
69 O << AArch64InstPrinter::getRegisterName(*AR);
78 bool AArch64AsmPrinter::printSymbolicAddress(const MachineOperand &MO,
79 bool PrintImmediatePrefix,
80 StringRef Suffix, raw_ostream &O) {
83 switch (MO.getType()) {
86 case MachineOperand::MO_GlobalAddress:
87 Name = getSymbol(MO.getGlobal())->getName();
89 // Global variables may be accessed either via a GOT or in various fun and
90 // interesting TLS-model specific ways. Set the prefix modifier as
92 if (const GlobalVariable *GV = dyn_cast<GlobalVariable>(MO.getGlobal())) {
93 Reloc::Model RelocM = TM.getRelocationModel();
94 if (GV->isThreadLocal()) {
95 switch (TM.getTLSModel(GV)) {
96 case TLSModel::GeneralDynamic:
99 case TLSModel::LocalDynamic:
102 case TLSModel::InitialExec:
103 Modifier = "gottprel";
105 case TLSModel::LocalExec:
109 } else if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
114 case MachineOperand::MO_BlockAddress:
115 Name = GetBlockAddressSymbol(MO.getBlockAddress())->getName();
117 case MachineOperand::MO_ExternalSymbol:
118 Name = MO.getSymbolName();
120 case MachineOperand::MO_ConstantPoolIndex:
121 Name = GetCPISymbol(MO.getIndex())->getName();
125 // Some instructions (notably ADRP) don't take the # prefix for
126 // immediates. Only print it if asked to.
127 if (PrintImmediatePrefix)
130 // Only need the joining "_" if both the prefix and the suffix are
131 // non-null. This little block simply takes care of the four possibly
132 // combinations involved there.
133 if (Modifier == "" && Suffix == "")
135 else if (Modifier == "" && Suffix != "")
136 O << ":" << Suffix << ':' << Name;
137 else if (Modifier != "" && Suffix == "")
138 O << ":" << Modifier << ':' << Name;
140 O << ":" << Modifier << '_' << Suffix << ':' << Name;
145 bool AArch64AsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
147 const char *ExtraCode, raw_ostream &O) {
148 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
153 switch(ExtraCode[0]) {
155 if (!AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O))
159 // Output 32-bit general register operand, constant zero as wzr, or stack
160 // pointer as wsp. Ignored when used with other operand types.
161 if (!printModifiedGPRAsmOperand(MI->getOperand(OpNum), TRI,
162 AArch64::GPR32RegClass, O))
166 // Output 64-bit general register operand, constant zero as xzr, or stack
167 // pointer as sp. Ignored when used with other operand types.
168 if (!printModifiedGPRAsmOperand(MI->getOperand(OpNum), TRI,
169 AArch64::GPR64RegClass, O))
173 // Output higher numbered of a 64-bit general register pair
175 // Output least significant register of a 64-bit general register pair
177 // Output most significant register of a 64-bit general register pair
179 // FIXME note: these three operand modifiers will require, to some extent,
180 // adding a paired GPR64 register class. Initial investigation suggests that
181 // assertions are hit unless it has a type and is made legal for that type
182 // in ISelLowering. After that step is made, the number of modifications
183 // needed explodes (operation legality, calling conventions, stores, reg
185 llvm_unreachable("FIXME: Unimplemented register pairs");
191 if (!printModifiedFPRAsmOperand(MI->getOperand(OpNum), TRI,
196 // Output symbolic address with appropriate relocation modifier (also
197 // suitable for ADRP).
198 if (!printSymbolicAddress(MI->getOperand(OpNum), false, "", O))
202 // Output bits 11:0 of symbolic address with appropriate :lo12: relocation
204 if (!printSymbolicAddress(MI->getOperand(OpNum), true, "lo12", O))
208 // Output bits 23:12 of symbolic address with appropriate :hi12: relocation
209 // modifier (currently only for TLS local exec).
210 if (!printSymbolicAddress(MI->getOperand(OpNum), true, "hi12", O))
214 return PrintAsmMemoryOperand(MI, OpNum, AsmVariant, ExtraCode, O);
217 // There's actually no operand modifier, which leads to a slightly eclectic
218 // set of behaviour which we have to handle here.
219 const MachineOperand &MO = MI->getOperand(OpNum);
220 switch (MO.getType()) {
222 llvm_unreachable("Unexpected operand for inline assembly");
223 case MachineOperand::MO_Register:
224 // GCC prints the unmodified operand of a 'w' constraint as the vector
225 // register. Technically, we could allocate the argument as a VPR128, but
226 // that leads to extremely dodgy copies being generated to get the data
228 if (printModifiedFPRAsmOperand(MO, TRI, 'v', O))
229 O << AArch64InstPrinter::getRegisterName(MO.getReg());
231 case MachineOperand::MO_Immediate:
232 O << '#' << MO.getImm();
234 case MachineOperand::MO_FPImmediate:
235 assert(MO.getFPImm()->isExactlyValue(0.0) && "Only FP 0.0 expected");
238 case MachineOperand::MO_BlockAddress:
239 case MachineOperand::MO_ConstantPoolIndex:
240 case MachineOperand::MO_GlobalAddress:
241 case MachineOperand::MO_ExternalSymbol:
242 return printSymbolicAddress(MO, false, "", O);
248 bool AArch64AsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
251 const char *ExtraCode,
253 // Currently both the memory constraints (m and Q) behave the same and amount
254 // to the address as a single register. In future, we may allow "m" to provide
255 // both a base and an offset.
256 const MachineOperand &MO = MI->getOperand(OpNum);
257 assert(MO.isReg() && "unexpected inline assembly memory operand");
258 O << '[' << AArch64InstPrinter::getRegisterName(MO.getReg()) << ']';
262 #include "AArch64GenMCPseudoLowering.inc"
264 void AArch64AsmPrinter::EmitInstruction(const MachineInstr *MI) {
265 // Do any auto-generated pseudo lowerings.
266 if (emitPseudoExpansionLowering(OutStreamer, MI))
270 LowerAArch64MachineInstrToMCInst(MI, TmpInst, *this);
271 OutStreamer.EmitInstruction(TmpInst);
274 void AArch64AsmPrinter::EmitEndOfAsmFile(Module &M) {
275 if (Subtarget->isTargetELF()) {
276 const TargetLoweringObjectFileELF &TLOFELF =
277 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
279 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
281 // Output stubs for external and common global variables.
282 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
283 if (!Stubs.empty()) {
284 OutStreamer.SwitchSection(TLOFELF.getDataRelSection());
285 const DataLayout *TD = TM.getDataLayout();
287 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
288 OutStreamer.EmitLabel(Stubs[i].first);
289 OutStreamer.EmitSymbolValue(Stubs[i].second.getPointer(),
290 TD->getPointerSize(0));
297 bool AArch64AsmPrinter::runOnMachineFunction(MachineFunction &MF) {
298 return AsmPrinter::runOnMachineFunction(MF);
301 // Force static initialization.
302 extern "C" void LLVMInitializeAArch64AsmPrinter() {
303 RegisterAsmPrinter<AArch64AsmPrinter> X(TheAArch64Target);