1 //===- AArch64Disassembler.cpp - Disassembler for AArch64 -------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
11 //===----------------------------------------------------------------------===//
13 #include "AArch64Disassembler.h"
14 #include "AArch64ExternalSymbolizer.h"
15 #include "AArch64Subtarget.h"
16 #include "MCTargetDesc/AArch64AddressingModes.h"
17 #include "Utils/AArch64BaseInfo.h"
18 #include "llvm/MC/MCFixedLenDisassembler.h"
19 #include "llvm/MC/MCInst.h"
20 #include "llvm/Support/Debug.h"
21 #include "llvm/Support/ErrorHandling.h"
22 #include "llvm/Support/TargetRegistry.h"
26 #define DEBUG_TYPE "aarch64-disassembler"
28 // Pull DecodeStatus and its enum values into the global namespace.
29 typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
31 // Forward declare these because the autogenerated code will reference them.
32 // Definitions are further down.
33 static DecodeStatus DecodeFPR128RegisterClass(llvm::MCInst &Inst,
34 unsigned RegNo, uint64_t Address,
36 static DecodeStatus DecodeFPR128_loRegisterClass(llvm::MCInst &Inst,
40 static DecodeStatus DecodeFPR64RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
43 static DecodeStatus DecodeFPR32RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
46 static DecodeStatus DecodeFPR16RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
49 static DecodeStatus DecodeFPR8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
52 static DecodeStatus DecodeGPR64RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
55 static DecodeStatus DecodeGPR64spRegisterClass(llvm::MCInst &Inst,
56 unsigned RegNo, uint64_t Address,
58 static DecodeStatus DecodeGPR32RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
61 static DecodeStatus DecodeGPR32spRegisterClass(llvm::MCInst &Inst,
62 unsigned RegNo, uint64_t Address,
64 static DecodeStatus DecodeQQRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
67 static DecodeStatus DecodeQQQRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
70 static DecodeStatus DecodeQQQQRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
73 static DecodeStatus DecodeDDRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
76 static DecodeStatus DecodeDDDRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
79 static DecodeStatus DecodeDDDDRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
83 static DecodeStatus DecodeFixedPointScaleImm32(llvm::MCInst &Inst, unsigned Imm,
86 static DecodeStatus DecodeFixedPointScaleImm64(llvm::MCInst &Inst, unsigned Imm,
89 static DecodeStatus DecodePCRelLabel19(llvm::MCInst &Inst, unsigned Imm,
90 uint64_t Address, const void *Decoder);
91 static DecodeStatus DecodeMemExtend(llvm::MCInst &Inst, unsigned Imm,
92 uint64_t Address, const void *Decoder);
93 static DecodeStatus DecodeMRSSystemRegister(llvm::MCInst &Inst, unsigned Imm,
94 uint64_t Address, const void *Decoder);
95 static DecodeStatus DecodeMSRSystemRegister(llvm::MCInst &Inst, unsigned Imm,
96 uint64_t Address, const void *Decoder);
97 static DecodeStatus DecodeThreeAddrSRegInstruction(llvm::MCInst &Inst,
100 const void *Decoder);
101 static DecodeStatus DecodeMoveImmInstruction(llvm::MCInst &Inst, uint32_t insn,
103 const void *Decoder);
104 static DecodeStatus DecodeUnsignedLdStInstruction(llvm::MCInst &Inst,
107 const void *Decoder);
108 static DecodeStatus DecodeSignedLdStInstruction(llvm::MCInst &Inst,
109 uint32_t insn, uint64_t Address,
110 const void *Decoder);
111 static DecodeStatus DecodeExclusiveLdStInstruction(llvm::MCInst &Inst,
114 const void *Decoder);
115 static DecodeStatus DecodePairLdStInstruction(llvm::MCInst &Inst, uint32_t insn,
117 const void *Decoder);
118 static DecodeStatus DecodeAddSubERegInstruction(llvm::MCInst &Inst,
119 uint32_t insn, uint64_t Address,
120 const void *Decoder);
121 static DecodeStatus DecodeLogicalImmInstruction(llvm::MCInst &Inst,
122 uint32_t insn, uint64_t Address,
123 const void *Decoder);
124 static DecodeStatus DecodeModImmInstruction(llvm::MCInst &Inst, uint32_t insn,
126 const void *Decoder);
127 static DecodeStatus DecodeModImmTiedInstruction(llvm::MCInst &Inst,
128 uint32_t insn, uint64_t Address,
129 const void *Decoder);
130 static DecodeStatus DecodeAdrInstruction(llvm::MCInst &Inst, uint32_t insn,
131 uint64_t Address, const void *Decoder);
132 static DecodeStatus DecodeBaseAddSubImm(llvm::MCInst &Inst, uint32_t insn,
133 uint64_t Address, const void *Decoder);
134 static DecodeStatus DecodeUnconditionalBranch(llvm::MCInst &Inst, uint32_t insn,
136 const void *Decoder);
137 static DecodeStatus DecodeSystemPStateInstruction(llvm::MCInst &Inst,
140 const void *Decoder);
141 static DecodeStatus DecodeTestAndBranch(llvm::MCInst &Inst, uint32_t insn,
142 uint64_t Address, const void *Decoder);
144 static DecodeStatus DecodeFMOVLaneInstruction(llvm::MCInst &Inst, unsigned Insn,
146 const void *Decoder);
147 static DecodeStatus DecodeVecShiftR64Imm(llvm::MCInst &Inst, unsigned Imm,
148 uint64_t Addr, const void *Decoder);
149 static DecodeStatus DecodeVecShiftR64ImmNarrow(llvm::MCInst &Inst, unsigned Imm,
151 const void *Decoder);
152 static DecodeStatus DecodeVecShiftR32Imm(llvm::MCInst &Inst, unsigned Imm,
153 uint64_t Addr, const void *Decoder);
154 static DecodeStatus DecodeVecShiftR32ImmNarrow(llvm::MCInst &Inst, unsigned Imm,
156 const void *Decoder);
157 static DecodeStatus DecodeVecShiftR16Imm(llvm::MCInst &Inst, unsigned Imm,
158 uint64_t Addr, const void *Decoder);
159 static DecodeStatus DecodeVecShiftR16ImmNarrow(llvm::MCInst &Inst, unsigned Imm,
161 const void *Decoder);
162 static DecodeStatus DecodeVecShiftR8Imm(llvm::MCInst &Inst, unsigned Imm,
163 uint64_t Addr, const void *Decoder);
164 static DecodeStatus DecodeVecShiftL64Imm(llvm::MCInst &Inst, unsigned Imm,
165 uint64_t Addr, const void *Decoder);
166 static DecodeStatus DecodeVecShiftL32Imm(llvm::MCInst &Inst, unsigned Imm,
167 uint64_t Addr, const void *Decoder);
168 static DecodeStatus DecodeVecShiftL16Imm(llvm::MCInst &Inst, unsigned Imm,
169 uint64_t Addr, const void *Decoder);
170 static DecodeStatus DecodeVecShiftL8Imm(llvm::MCInst &Inst, unsigned Imm,
171 uint64_t Addr, const void *Decoder);
172 static DecodeStatus DecodeWSeqPairsClassRegisterClass(MCInst &Inst,
175 const void *Decoder);
176 static DecodeStatus DecodeXSeqPairsClassRegisterClass(MCInst &Inst,
179 const void *Decoder);
181 static bool Check(DecodeStatus &Out, DecodeStatus In) {
183 case MCDisassembler::Success:
184 // Out stays the same.
186 case MCDisassembler::SoftFail:
189 case MCDisassembler::Fail:
193 llvm_unreachable("Invalid DecodeStatus!");
196 #include "AArch64GenDisassemblerTables.inc"
197 #include "AArch64GenInstrInfo.inc"
199 #define Success llvm::MCDisassembler::Success
200 #define Fail llvm::MCDisassembler::Fail
201 #define SoftFail llvm::MCDisassembler::SoftFail
203 static MCDisassembler *createAArch64Disassembler(const Target &T,
204 const MCSubtargetInfo &STI,
206 return new AArch64Disassembler(STI, Ctx);
209 DecodeStatus AArch64Disassembler::getInstruction(MCInst &MI, uint64_t &Size,
210 ArrayRef<uint8_t> Bytes,
213 raw_ostream &CS) const {
217 // We want to read exactly 4 bytes of data.
218 if (Bytes.size() < 4)
222 // Encoded as a small-endian 32-bit word in the stream.
224 (Bytes[3] << 24) | (Bytes[2] << 16) | (Bytes[1] << 8) | (Bytes[0] << 0);
226 // Calling the auto-generated decoder function.
227 return decodeInstruction(DecoderTable32, MI, Insn, Address, this, STI);
230 static MCSymbolizer *createAArch64ExternalSymbolizer(
231 const TargetTuple &TT, LLVMOpInfoCallback GetOpInfo,
232 LLVMSymbolLookupCallback SymbolLookUp, void *DisInfo, MCContext *Ctx,
233 std::unique_ptr<MCRelocationInfo> &&RelInfo) {
234 return new llvm::AArch64ExternalSymbolizer(*Ctx, move(RelInfo), GetOpInfo,
235 SymbolLookUp, DisInfo);
238 extern "C" void LLVMInitializeAArch64Disassembler() {
239 TargetRegistry::RegisterMCDisassembler(TheAArch64leTarget,
240 createAArch64Disassembler);
241 TargetRegistry::RegisterMCDisassembler(TheAArch64beTarget,
242 createAArch64Disassembler);
243 TargetRegistry::RegisterMCSymbolizer(TheAArch64leTarget,
244 createAArch64ExternalSymbolizer);
245 TargetRegistry::RegisterMCSymbolizer(TheAArch64beTarget,
246 createAArch64ExternalSymbolizer);
248 TargetRegistry::RegisterMCDisassembler(TheARM64Target,
249 createAArch64Disassembler);
250 TargetRegistry::RegisterMCSymbolizer(TheARM64Target,
251 createAArch64ExternalSymbolizer);
254 static const unsigned FPR128DecoderTable[] = {
255 AArch64::Q0, AArch64::Q1, AArch64::Q2, AArch64::Q3, AArch64::Q4,
256 AArch64::Q5, AArch64::Q6, AArch64::Q7, AArch64::Q8, AArch64::Q9,
257 AArch64::Q10, AArch64::Q11, AArch64::Q12, AArch64::Q13, AArch64::Q14,
258 AArch64::Q15, AArch64::Q16, AArch64::Q17, AArch64::Q18, AArch64::Q19,
259 AArch64::Q20, AArch64::Q21, AArch64::Q22, AArch64::Q23, AArch64::Q24,
260 AArch64::Q25, AArch64::Q26, AArch64::Q27, AArch64::Q28, AArch64::Q29,
261 AArch64::Q30, AArch64::Q31
264 static DecodeStatus DecodeFPR128RegisterClass(MCInst &Inst, unsigned RegNo,
266 const void *Decoder) {
270 unsigned Register = FPR128DecoderTable[RegNo];
271 Inst.addOperand(MCOperand::createReg(Register));
275 static DecodeStatus DecodeFPR128_loRegisterClass(MCInst &Inst, unsigned RegNo,
277 const void *Decoder) {
280 return DecodeFPR128RegisterClass(Inst, RegNo, Addr, Decoder);
283 static const unsigned FPR64DecoderTable[] = {
284 AArch64::D0, AArch64::D1, AArch64::D2, AArch64::D3, AArch64::D4,
285 AArch64::D5, AArch64::D6, AArch64::D7, AArch64::D8, AArch64::D9,
286 AArch64::D10, AArch64::D11, AArch64::D12, AArch64::D13, AArch64::D14,
287 AArch64::D15, AArch64::D16, AArch64::D17, AArch64::D18, AArch64::D19,
288 AArch64::D20, AArch64::D21, AArch64::D22, AArch64::D23, AArch64::D24,
289 AArch64::D25, AArch64::D26, AArch64::D27, AArch64::D28, AArch64::D29,
290 AArch64::D30, AArch64::D31
293 static DecodeStatus DecodeFPR64RegisterClass(MCInst &Inst, unsigned RegNo,
295 const void *Decoder) {
299 unsigned Register = FPR64DecoderTable[RegNo];
300 Inst.addOperand(MCOperand::createReg(Register));
304 static const unsigned FPR32DecoderTable[] = {
305 AArch64::S0, AArch64::S1, AArch64::S2, AArch64::S3, AArch64::S4,
306 AArch64::S5, AArch64::S6, AArch64::S7, AArch64::S8, AArch64::S9,
307 AArch64::S10, AArch64::S11, AArch64::S12, AArch64::S13, AArch64::S14,
308 AArch64::S15, AArch64::S16, AArch64::S17, AArch64::S18, AArch64::S19,
309 AArch64::S20, AArch64::S21, AArch64::S22, AArch64::S23, AArch64::S24,
310 AArch64::S25, AArch64::S26, AArch64::S27, AArch64::S28, AArch64::S29,
311 AArch64::S30, AArch64::S31
314 static DecodeStatus DecodeFPR32RegisterClass(MCInst &Inst, unsigned RegNo,
316 const void *Decoder) {
320 unsigned Register = FPR32DecoderTable[RegNo];
321 Inst.addOperand(MCOperand::createReg(Register));
325 static const unsigned FPR16DecoderTable[] = {
326 AArch64::H0, AArch64::H1, AArch64::H2, AArch64::H3, AArch64::H4,
327 AArch64::H5, AArch64::H6, AArch64::H7, AArch64::H8, AArch64::H9,
328 AArch64::H10, AArch64::H11, AArch64::H12, AArch64::H13, AArch64::H14,
329 AArch64::H15, AArch64::H16, AArch64::H17, AArch64::H18, AArch64::H19,
330 AArch64::H20, AArch64::H21, AArch64::H22, AArch64::H23, AArch64::H24,
331 AArch64::H25, AArch64::H26, AArch64::H27, AArch64::H28, AArch64::H29,
332 AArch64::H30, AArch64::H31
335 static DecodeStatus DecodeFPR16RegisterClass(MCInst &Inst, unsigned RegNo,
337 const void *Decoder) {
341 unsigned Register = FPR16DecoderTable[RegNo];
342 Inst.addOperand(MCOperand::createReg(Register));
346 static const unsigned FPR8DecoderTable[] = {
347 AArch64::B0, AArch64::B1, AArch64::B2, AArch64::B3, AArch64::B4,
348 AArch64::B5, AArch64::B6, AArch64::B7, AArch64::B8, AArch64::B9,
349 AArch64::B10, AArch64::B11, AArch64::B12, AArch64::B13, AArch64::B14,
350 AArch64::B15, AArch64::B16, AArch64::B17, AArch64::B18, AArch64::B19,
351 AArch64::B20, AArch64::B21, AArch64::B22, AArch64::B23, AArch64::B24,
352 AArch64::B25, AArch64::B26, AArch64::B27, AArch64::B28, AArch64::B29,
353 AArch64::B30, AArch64::B31
356 static DecodeStatus DecodeFPR8RegisterClass(MCInst &Inst, unsigned RegNo,
358 const void *Decoder) {
362 unsigned Register = FPR8DecoderTable[RegNo];
363 Inst.addOperand(MCOperand::createReg(Register));
367 static const unsigned GPR64DecoderTable[] = {
368 AArch64::X0, AArch64::X1, AArch64::X2, AArch64::X3, AArch64::X4,
369 AArch64::X5, AArch64::X6, AArch64::X7, AArch64::X8, AArch64::X9,
370 AArch64::X10, AArch64::X11, AArch64::X12, AArch64::X13, AArch64::X14,
371 AArch64::X15, AArch64::X16, AArch64::X17, AArch64::X18, AArch64::X19,
372 AArch64::X20, AArch64::X21, AArch64::X22, AArch64::X23, AArch64::X24,
373 AArch64::X25, AArch64::X26, AArch64::X27, AArch64::X28, AArch64::FP,
374 AArch64::LR, AArch64::XZR
377 static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst, unsigned RegNo,
379 const void *Decoder) {
383 unsigned Register = GPR64DecoderTable[RegNo];
384 Inst.addOperand(MCOperand::createReg(Register));
388 static DecodeStatus DecodeGPR64spRegisterClass(MCInst &Inst, unsigned RegNo,
390 const void *Decoder) {
393 unsigned Register = GPR64DecoderTable[RegNo];
394 if (Register == AArch64::XZR)
395 Register = AArch64::SP;
396 Inst.addOperand(MCOperand::createReg(Register));
400 static const unsigned GPR32DecoderTable[] = {
401 AArch64::W0, AArch64::W1, AArch64::W2, AArch64::W3, AArch64::W4,
402 AArch64::W5, AArch64::W6, AArch64::W7, AArch64::W8, AArch64::W9,
403 AArch64::W10, AArch64::W11, AArch64::W12, AArch64::W13, AArch64::W14,
404 AArch64::W15, AArch64::W16, AArch64::W17, AArch64::W18, AArch64::W19,
405 AArch64::W20, AArch64::W21, AArch64::W22, AArch64::W23, AArch64::W24,
406 AArch64::W25, AArch64::W26, AArch64::W27, AArch64::W28, AArch64::W29,
407 AArch64::W30, AArch64::WZR
410 static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst, unsigned RegNo,
412 const void *Decoder) {
416 unsigned Register = GPR32DecoderTable[RegNo];
417 Inst.addOperand(MCOperand::createReg(Register));
421 static DecodeStatus DecodeGPR32spRegisterClass(MCInst &Inst, unsigned RegNo,
423 const void *Decoder) {
427 unsigned Register = GPR32DecoderTable[RegNo];
428 if (Register == AArch64::WZR)
429 Register = AArch64::WSP;
430 Inst.addOperand(MCOperand::createReg(Register));
434 static const unsigned VectorDecoderTable[] = {
435 AArch64::Q0, AArch64::Q1, AArch64::Q2, AArch64::Q3, AArch64::Q4,
436 AArch64::Q5, AArch64::Q6, AArch64::Q7, AArch64::Q8, AArch64::Q9,
437 AArch64::Q10, AArch64::Q11, AArch64::Q12, AArch64::Q13, AArch64::Q14,
438 AArch64::Q15, AArch64::Q16, AArch64::Q17, AArch64::Q18, AArch64::Q19,
439 AArch64::Q20, AArch64::Q21, AArch64::Q22, AArch64::Q23, AArch64::Q24,
440 AArch64::Q25, AArch64::Q26, AArch64::Q27, AArch64::Q28, AArch64::Q29,
441 AArch64::Q30, AArch64::Q31
444 static DecodeStatus DecodeVectorRegisterClass(MCInst &Inst, unsigned RegNo,
446 const void *Decoder) {
450 unsigned Register = VectorDecoderTable[RegNo];
451 Inst.addOperand(MCOperand::createReg(Register));
455 static const unsigned QQDecoderTable[] = {
456 AArch64::Q0_Q1, AArch64::Q1_Q2, AArch64::Q2_Q3, AArch64::Q3_Q4,
457 AArch64::Q4_Q5, AArch64::Q5_Q6, AArch64::Q6_Q7, AArch64::Q7_Q8,
458 AArch64::Q8_Q9, AArch64::Q9_Q10, AArch64::Q10_Q11, AArch64::Q11_Q12,
459 AArch64::Q12_Q13, AArch64::Q13_Q14, AArch64::Q14_Q15, AArch64::Q15_Q16,
460 AArch64::Q16_Q17, AArch64::Q17_Q18, AArch64::Q18_Q19, AArch64::Q19_Q20,
461 AArch64::Q20_Q21, AArch64::Q21_Q22, AArch64::Q22_Q23, AArch64::Q23_Q24,
462 AArch64::Q24_Q25, AArch64::Q25_Q26, AArch64::Q26_Q27, AArch64::Q27_Q28,
463 AArch64::Q28_Q29, AArch64::Q29_Q30, AArch64::Q30_Q31, AArch64::Q31_Q0
466 static DecodeStatus DecodeQQRegisterClass(MCInst &Inst, unsigned RegNo,
467 uint64_t Addr, const void *Decoder) {
470 unsigned Register = QQDecoderTable[RegNo];
471 Inst.addOperand(MCOperand::createReg(Register));
475 static const unsigned QQQDecoderTable[] = {
476 AArch64::Q0_Q1_Q2, AArch64::Q1_Q2_Q3, AArch64::Q2_Q3_Q4,
477 AArch64::Q3_Q4_Q5, AArch64::Q4_Q5_Q6, AArch64::Q5_Q6_Q7,
478 AArch64::Q6_Q7_Q8, AArch64::Q7_Q8_Q9, AArch64::Q8_Q9_Q10,
479 AArch64::Q9_Q10_Q11, AArch64::Q10_Q11_Q12, AArch64::Q11_Q12_Q13,
480 AArch64::Q12_Q13_Q14, AArch64::Q13_Q14_Q15, AArch64::Q14_Q15_Q16,
481 AArch64::Q15_Q16_Q17, AArch64::Q16_Q17_Q18, AArch64::Q17_Q18_Q19,
482 AArch64::Q18_Q19_Q20, AArch64::Q19_Q20_Q21, AArch64::Q20_Q21_Q22,
483 AArch64::Q21_Q22_Q23, AArch64::Q22_Q23_Q24, AArch64::Q23_Q24_Q25,
484 AArch64::Q24_Q25_Q26, AArch64::Q25_Q26_Q27, AArch64::Q26_Q27_Q28,
485 AArch64::Q27_Q28_Q29, AArch64::Q28_Q29_Q30, AArch64::Q29_Q30_Q31,
486 AArch64::Q30_Q31_Q0, AArch64::Q31_Q0_Q1
489 static DecodeStatus DecodeQQQRegisterClass(MCInst &Inst, unsigned RegNo,
490 uint64_t Addr, const void *Decoder) {
493 unsigned Register = QQQDecoderTable[RegNo];
494 Inst.addOperand(MCOperand::createReg(Register));
498 static const unsigned QQQQDecoderTable[] = {
499 AArch64::Q0_Q1_Q2_Q3, AArch64::Q1_Q2_Q3_Q4, AArch64::Q2_Q3_Q4_Q5,
500 AArch64::Q3_Q4_Q5_Q6, AArch64::Q4_Q5_Q6_Q7, AArch64::Q5_Q6_Q7_Q8,
501 AArch64::Q6_Q7_Q8_Q9, AArch64::Q7_Q8_Q9_Q10, AArch64::Q8_Q9_Q10_Q11,
502 AArch64::Q9_Q10_Q11_Q12, AArch64::Q10_Q11_Q12_Q13, AArch64::Q11_Q12_Q13_Q14,
503 AArch64::Q12_Q13_Q14_Q15, AArch64::Q13_Q14_Q15_Q16, AArch64::Q14_Q15_Q16_Q17,
504 AArch64::Q15_Q16_Q17_Q18, AArch64::Q16_Q17_Q18_Q19, AArch64::Q17_Q18_Q19_Q20,
505 AArch64::Q18_Q19_Q20_Q21, AArch64::Q19_Q20_Q21_Q22, AArch64::Q20_Q21_Q22_Q23,
506 AArch64::Q21_Q22_Q23_Q24, AArch64::Q22_Q23_Q24_Q25, AArch64::Q23_Q24_Q25_Q26,
507 AArch64::Q24_Q25_Q26_Q27, AArch64::Q25_Q26_Q27_Q28, AArch64::Q26_Q27_Q28_Q29,
508 AArch64::Q27_Q28_Q29_Q30, AArch64::Q28_Q29_Q30_Q31, AArch64::Q29_Q30_Q31_Q0,
509 AArch64::Q30_Q31_Q0_Q1, AArch64::Q31_Q0_Q1_Q2
512 static DecodeStatus DecodeQQQQRegisterClass(MCInst &Inst, unsigned RegNo,
514 const void *Decoder) {
517 unsigned Register = QQQQDecoderTable[RegNo];
518 Inst.addOperand(MCOperand::createReg(Register));
522 static const unsigned DDDecoderTable[] = {
523 AArch64::D0_D1, AArch64::D1_D2, AArch64::D2_D3, AArch64::D3_D4,
524 AArch64::D4_D5, AArch64::D5_D6, AArch64::D6_D7, AArch64::D7_D8,
525 AArch64::D8_D9, AArch64::D9_D10, AArch64::D10_D11, AArch64::D11_D12,
526 AArch64::D12_D13, AArch64::D13_D14, AArch64::D14_D15, AArch64::D15_D16,
527 AArch64::D16_D17, AArch64::D17_D18, AArch64::D18_D19, AArch64::D19_D20,
528 AArch64::D20_D21, AArch64::D21_D22, AArch64::D22_D23, AArch64::D23_D24,
529 AArch64::D24_D25, AArch64::D25_D26, AArch64::D26_D27, AArch64::D27_D28,
530 AArch64::D28_D29, AArch64::D29_D30, AArch64::D30_D31, AArch64::D31_D0
533 static DecodeStatus DecodeDDRegisterClass(MCInst &Inst, unsigned RegNo,
534 uint64_t Addr, const void *Decoder) {
537 unsigned Register = DDDecoderTable[RegNo];
538 Inst.addOperand(MCOperand::createReg(Register));
542 static const unsigned DDDDecoderTable[] = {
543 AArch64::D0_D1_D2, AArch64::D1_D2_D3, AArch64::D2_D3_D4,
544 AArch64::D3_D4_D5, AArch64::D4_D5_D6, AArch64::D5_D6_D7,
545 AArch64::D6_D7_D8, AArch64::D7_D8_D9, AArch64::D8_D9_D10,
546 AArch64::D9_D10_D11, AArch64::D10_D11_D12, AArch64::D11_D12_D13,
547 AArch64::D12_D13_D14, AArch64::D13_D14_D15, AArch64::D14_D15_D16,
548 AArch64::D15_D16_D17, AArch64::D16_D17_D18, AArch64::D17_D18_D19,
549 AArch64::D18_D19_D20, AArch64::D19_D20_D21, AArch64::D20_D21_D22,
550 AArch64::D21_D22_D23, AArch64::D22_D23_D24, AArch64::D23_D24_D25,
551 AArch64::D24_D25_D26, AArch64::D25_D26_D27, AArch64::D26_D27_D28,
552 AArch64::D27_D28_D29, AArch64::D28_D29_D30, AArch64::D29_D30_D31,
553 AArch64::D30_D31_D0, AArch64::D31_D0_D1
556 static DecodeStatus DecodeDDDRegisterClass(MCInst &Inst, unsigned RegNo,
557 uint64_t Addr, const void *Decoder) {
560 unsigned Register = DDDDecoderTable[RegNo];
561 Inst.addOperand(MCOperand::createReg(Register));
565 static const unsigned DDDDDecoderTable[] = {
566 AArch64::D0_D1_D2_D3, AArch64::D1_D2_D3_D4, AArch64::D2_D3_D4_D5,
567 AArch64::D3_D4_D5_D6, AArch64::D4_D5_D6_D7, AArch64::D5_D6_D7_D8,
568 AArch64::D6_D7_D8_D9, AArch64::D7_D8_D9_D10, AArch64::D8_D9_D10_D11,
569 AArch64::D9_D10_D11_D12, AArch64::D10_D11_D12_D13, AArch64::D11_D12_D13_D14,
570 AArch64::D12_D13_D14_D15, AArch64::D13_D14_D15_D16, AArch64::D14_D15_D16_D17,
571 AArch64::D15_D16_D17_D18, AArch64::D16_D17_D18_D19, AArch64::D17_D18_D19_D20,
572 AArch64::D18_D19_D20_D21, AArch64::D19_D20_D21_D22, AArch64::D20_D21_D22_D23,
573 AArch64::D21_D22_D23_D24, AArch64::D22_D23_D24_D25, AArch64::D23_D24_D25_D26,
574 AArch64::D24_D25_D26_D27, AArch64::D25_D26_D27_D28, AArch64::D26_D27_D28_D29,
575 AArch64::D27_D28_D29_D30, AArch64::D28_D29_D30_D31, AArch64::D29_D30_D31_D0,
576 AArch64::D30_D31_D0_D1, AArch64::D31_D0_D1_D2
579 static DecodeStatus DecodeDDDDRegisterClass(MCInst &Inst, unsigned RegNo,
581 const void *Decoder) {
584 unsigned Register = DDDDDecoderTable[RegNo];
585 Inst.addOperand(MCOperand::createReg(Register));
589 static DecodeStatus DecodeFixedPointScaleImm32(llvm::MCInst &Inst, unsigned Imm,
591 const void *Decoder) {
592 // scale{5} is asserted as 1 in tblgen.
594 Inst.addOperand(MCOperand::createImm(64 - Imm));
598 static DecodeStatus DecodeFixedPointScaleImm64(llvm::MCInst &Inst, unsigned Imm,
600 const void *Decoder) {
601 Inst.addOperand(MCOperand::createImm(64 - Imm));
605 static DecodeStatus DecodePCRelLabel19(llvm::MCInst &Inst, unsigned Imm,
606 uint64_t Addr, const void *Decoder) {
607 int64_t ImmVal = Imm;
608 const AArch64Disassembler *Dis =
609 static_cast<const AArch64Disassembler *>(Decoder);
611 // Sign-extend 19-bit immediate.
612 if (ImmVal & (1 << (19 - 1)))
613 ImmVal |= ~((1LL << 19) - 1);
615 if (!Dis->tryAddingSymbolicOperand(Inst, ImmVal * 4, Addr,
616 Inst.getOpcode() != AArch64::LDRXl, 0, 4))
617 Inst.addOperand(MCOperand::createImm(ImmVal));
621 static DecodeStatus DecodeMemExtend(llvm::MCInst &Inst, unsigned Imm,
622 uint64_t Address, const void *Decoder) {
623 Inst.addOperand(MCOperand::createImm((Imm >> 1) & 1));
624 Inst.addOperand(MCOperand::createImm(Imm & 1));
628 static DecodeStatus DecodeMRSSystemRegister(llvm::MCInst &Inst, unsigned Imm,
630 const void *Decoder) {
631 Inst.addOperand(MCOperand::createImm(Imm));
633 // Every system register in the encoding space is valid with the syntax
634 // S<op0>_<op1>_<Cn>_<Cm>_<op2>, so decoding system registers always succeeds.
638 static DecodeStatus DecodeMSRSystemRegister(llvm::MCInst &Inst, unsigned Imm,
640 const void *Decoder) {
641 Inst.addOperand(MCOperand::createImm(Imm));
646 static DecodeStatus DecodeFMOVLaneInstruction(llvm::MCInst &Inst, unsigned Insn,
648 const void *Decoder) {
649 // This decoder exists to add the dummy Lane operand to the MCInst, which must
650 // be 1 in assembly but has no other real manifestation.
651 unsigned Rd = fieldFromInstruction(Insn, 0, 5);
652 unsigned Rn = fieldFromInstruction(Insn, 5, 5);
653 unsigned IsToVec = fieldFromInstruction(Insn, 16, 1);
656 DecodeFPR128RegisterClass(Inst, Rd, Address, Decoder);
657 DecodeGPR64RegisterClass(Inst, Rn, Address, Decoder);
659 DecodeGPR64RegisterClass(Inst, Rd, Address, Decoder);
660 DecodeFPR128RegisterClass(Inst, Rn, Address, Decoder);
664 Inst.addOperand(MCOperand::createImm(1));
669 static DecodeStatus DecodeVecShiftRImm(llvm::MCInst &Inst, unsigned Imm,
671 Inst.addOperand(MCOperand::createImm(Add - Imm));
675 static DecodeStatus DecodeVecShiftLImm(llvm::MCInst &Inst, unsigned Imm,
677 Inst.addOperand(MCOperand::createImm((Imm + Add) & (Add - 1)));
681 static DecodeStatus DecodeVecShiftR64Imm(llvm::MCInst &Inst, unsigned Imm,
682 uint64_t Addr, const void *Decoder) {
683 return DecodeVecShiftRImm(Inst, Imm, 64);
686 static DecodeStatus DecodeVecShiftR64ImmNarrow(llvm::MCInst &Inst, unsigned Imm,
688 const void *Decoder) {
689 return DecodeVecShiftRImm(Inst, Imm | 0x20, 64);
692 static DecodeStatus DecodeVecShiftR32Imm(llvm::MCInst &Inst, unsigned Imm,
693 uint64_t Addr, const void *Decoder) {
694 return DecodeVecShiftRImm(Inst, Imm, 32);
697 static DecodeStatus DecodeVecShiftR32ImmNarrow(llvm::MCInst &Inst, unsigned Imm,
699 const void *Decoder) {
700 return DecodeVecShiftRImm(Inst, Imm | 0x10, 32);
703 static DecodeStatus DecodeVecShiftR16Imm(llvm::MCInst &Inst, unsigned Imm,
704 uint64_t Addr, const void *Decoder) {
705 return DecodeVecShiftRImm(Inst, Imm, 16);
708 static DecodeStatus DecodeVecShiftR16ImmNarrow(llvm::MCInst &Inst, unsigned Imm,
710 const void *Decoder) {
711 return DecodeVecShiftRImm(Inst, Imm | 0x8, 16);
714 static DecodeStatus DecodeVecShiftR8Imm(llvm::MCInst &Inst, unsigned Imm,
715 uint64_t Addr, const void *Decoder) {
716 return DecodeVecShiftRImm(Inst, Imm, 8);
719 static DecodeStatus DecodeVecShiftL64Imm(llvm::MCInst &Inst, unsigned Imm,
720 uint64_t Addr, const void *Decoder) {
721 return DecodeVecShiftLImm(Inst, Imm, 64);
724 static DecodeStatus DecodeVecShiftL32Imm(llvm::MCInst &Inst, unsigned Imm,
725 uint64_t Addr, const void *Decoder) {
726 return DecodeVecShiftLImm(Inst, Imm, 32);
729 static DecodeStatus DecodeVecShiftL16Imm(llvm::MCInst &Inst, unsigned Imm,
730 uint64_t Addr, const void *Decoder) {
731 return DecodeVecShiftLImm(Inst, Imm, 16);
734 static DecodeStatus DecodeVecShiftL8Imm(llvm::MCInst &Inst, unsigned Imm,
735 uint64_t Addr, const void *Decoder) {
736 return DecodeVecShiftLImm(Inst, Imm, 8);
739 static DecodeStatus DecodeThreeAddrSRegInstruction(llvm::MCInst &Inst,
740 uint32_t insn, uint64_t Addr,
741 const void *Decoder) {
742 unsigned Rd = fieldFromInstruction(insn, 0, 5);
743 unsigned Rn = fieldFromInstruction(insn, 5, 5);
744 unsigned Rm = fieldFromInstruction(insn, 16, 5);
745 unsigned shiftHi = fieldFromInstruction(insn, 22, 2);
746 unsigned shiftLo = fieldFromInstruction(insn, 10, 6);
747 unsigned shift = (shiftHi << 6) | shiftLo;
748 switch (Inst.getOpcode()) {
751 case AArch64::ADDWrs:
752 case AArch64::ADDSWrs:
753 case AArch64::SUBWrs:
754 case AArch64::SUBSWrs:
755 // if shift == '11' then ReservedValue()
758 // Deliberate fallthrough
759 case AArch64::ANDWrs:
760 case AArch64::ANDSWrs:
761 case AArch64::BICWrs:
762 case AArch64::BICSWrs:
763 case AArch64::ORRWrs:
764 case AArch64::ORNWrs:
765 case AArch64::EORWrs:
766 case AArch64::EONWrs: {
767 // if sf == '0' and imm6<5> == '1' then ReservedValue()
768 if (shiftLo >> 5 == 1)
770 DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
771 DecodeGPR32RegisterClass(Inst, Rn, Addr, Decoder);
772 DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
775 case AArch64::ADDXrs:
776 case AArch64::ADDSXrs:
777 case AArch64::SUBXrs:
778 case AArch64::SUBSXrs:
779 // if shift == '11' then ReservedValue()
782 // Deliberate fallthrough
783 case AArch64::ANDXrs:
784 case AArch64::ANDSXrs:
785 case AArch64::BICXrs:
786 case AArch64::BICSXrs:
787 case AArch64::ORRXrs:
788 case AArch64::ORNXrs:
789 case AArch64::EORXrs:
790 case AArch64::EONXrs:
791 DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
792 DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder);
793 DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
797 Inst.addOperand(MCOperand::createImm(shift));
801 static DecodeStatus DecodeMoveImmInstruction(llvm::MCInst &Inst, uint32_t insn,
803 const void *Decoder) {
804 unsigned Rd = fieldFromInstruction(insn, 0, 5);
805 unsigned imm = fieldFromInstruction(insn, 5, 16);
806 unsigned shift = fieldFromInstruction(insn, 21, 2);
808 switch (Inst.getOpcode()) {
811 case AArch64::MOVZWi:
812 case AArch64::MOVNWi:
813 case AArch64::MOVKWi:
814 if (shift & (1U << 5))
816 DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
818 case AArch64::MOVZXi:
819 case AArch64::MOVNXi:
820 case AArch64::MOVKXi:
821 DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
825 if (Inst.getOpcode() == AArch64::MOVKWi ||
826 Inst.getOpcode() == AArch64::MOVKXi)
827 Inst.addOperand(Inst.getOperand(0));
829 Inst.addOperand(MCOperand::createImm(imm));
830 Inst.addOperand(MCOperand::createImm(shift));
834 static DecodeStatus DecodeUnsignedLdStInstruction(llvm::MCInst &Inst,
835 uint32_t insn, uint64_t Addr,
836 const void *Decoder) {
837 unsigned Rt = fieldFromInstruction(insn, 0, 5);
838 unsigned Rn = fieldFromInstruction(insn, 5, 5);
839 unsigned offset = fieldFromInstruction(insn, 10, 12);
840 const AArch64Disassembler *Dis =
841 static_cast<const AArch64Disassembler *>(Decoder);
843 switch (Inst.getOpcode()) {
846 case AArch64::PRFMui:
847 // Rt is an immediate in prefetch.
848 Inst.addOperand(MCOperand::createImm(Rt));
850 case AArch64::STRBBui:
851 case AArch64::LDRBBui:
852 case AArch64::LDRSBWui:
853 case AArch64::STRHHui:
854 case AArch64::LDRHHui:
855 case AArch64::LDRSHWui:
856 case AArch64::STRWui:
857 case AArch64::LDRWui:
858 DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
860 case AArch64::LDRSBXui:
861 case AArch64::LDRSHXui:
862 case AArch64::LDRSWui:
863 case AArch64::STRXui:
864 case AArch64::LDRXui:
865 DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
867 case AArch64::LDRQui:
868 case AArch64::STRQui:
869 DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
871 case AArch64::LDRDui:
872 case AArch64::STRDui:
873 DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
875 case AArch64::LDRSui:
876 case AArch64::STRSui:
877 DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
879 case AArch64::LDRHui:
880 case AArch64::STRHui:
881 DecodeFPR16RegisterClass(Inst, Rt, Addr, Decoder);
883 case AArch64::LDRBui:
884 case AArch64::STRBui:
885 DecodeFPR8RegisterClass(Inst, Rt, Addr, Decoder);
889 DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
890 if (!Dis->tryAddingSymbolicOperand(Inst, offset, Addr, Fail, 0, 4))
891 Inst.addOperand(MCOperand::createImm(offset));
895 static DecodeStatus DecodeSignedLdStInstruction(llvm::MCInst &Inst,
896 uint32_t insn, uint64_t Addr,
897 const void *Decoder) {
898 unsigned Rt = fieldFromInstruction(insn, 0, 5);
899 unsigned Rn = fieldFromInstruction(insn, 5, 5);
900 int64_t offset = fieldFromInstruction(insn, 12, 9);
902 // offset is a 9-bit signed immediate, so sign extend it to
903 // fill the unsigned.
904 if (offset & (1 << (9 - 1)))
905 offset |= ~((1LL << 9) - 1);
907 // First operand is always the writeback to the address register, if needed.
908 switch (Inst.getOpcode()) {
911 case AArch64::LDRSBWpre:
912 case AArch64::LDRSHWpre:
913 case AArch64::STRBBpre:
914 case AArch64::LDRBBpre:
915 case AArch64::STRHHpre:
916 case AArch64::LDRHHpre:
917 case AArch64::STRWpre:
918 case AArch64::LDRWpre:
919 case AArch64::LDRSBWpost:
920 case AArch64::LDRSHWpost:
921 case AArch64::STRBBpost:
922 case AArch64::LDRBBpost:
923 case AArch64::STRHHpost:
924 case AArch64::LDRHHpost:
925 case AArch64::STRWpost:
926 case AArch64::LDRWpost:
927 case AArch64::LDRSBXpre:
928 case AArch64::LDRSHXpre:
929 case AArch64::STRXpre:
930 case AArch64::LDRSWpre:
931 case AArch64::LDRXpre:
932 case AArch64::LDRSBXpost:
933 case AArch64::LDRSHXpost:
934 case AArch64::STRXpost:
935 case AArch64::LDRSWpost:
936 case AArch64::LDRXpost:
937 case AArch64::LDRQpre:
938 case AArch64::STRQpre:
939 case AArch64::LDRQpost:
940 case AArch64::STRQpost:
941 case AArch64::LDRDpre:
942 case AArch64::STRDpre:
943 case AArch64::LDRDpost:
944 case AArch64::STRDpost:
945 case AArch64::LDRSpre:
946 case AArch64::STRSpre:
947 case AArch64::LDRSpost:
948 case AArch64::STRSpost:
949 case AArch64::LDRHpre:
950 case AArch64::STRHpre:
951 case AArch64::LDRHpost:
952 case AArch64::STRHpost:
953 case AArch64::LDRBpre:
954 case AArch64::STRBpre:
955 case AArch64::LDRBpost:
956 case AArch64::STRBpost:
957 DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
961 switch (Inst.getOpcode()) {
964 case AArch64::PRFUMi:
965 // Rt is an immediate in prefetch.
966 Inst.addOperand(MCOperand::createImm(Rt));
968 case AArch64::STURBBi:
969 case AArch64::LDURBBi:
970 case AArch64::LDURSBWi:
971 case AArch64::STURHHi:
972 case AArch64::LDURHHi:
973 case AArch64::LDURSHWi:
974 case AArch64::STURWi:
975 case AArch64::LDURWi:
976 case AArch64::LDTRSBWi:
977 case AArch64::LDTRSHWi:
978 case AArch64::STTRWi:
979 case AArch64::LDTRWi:
980 case AArch64::STTRHi:
981 case AArch64::LDTRHi:
982 case AArch64::LDTRBi:
983 case AArch64::STTRBi:
984 case AArch64::LDRSBWpre:
985 case AArch64::LDRSHWpre:
986 case AArch64::STRBBpre:
987 case AArch64::LDRBBpre:
988 case AArch64::STRHHpre:
989 case AArch64::LDRHHpre:
990 case AArch64::STRWpre:
991 case AArch64::LDRWpre:
992 case AArch64::LDRSBWpost:
993 case AArch64::LDRSHWpost:
994 case AArch64::STRBBpost:
995 case AArch64::LDRBBpost:
996 case AArch64::STRHHpost:
997 case AArch64::LDRHHpost:
998 case AArch64::STRWpost:
999 case AArch64::LDRWpost:
1000 DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1002 case AArch64::LDURSBXi:
1003 case AArch64::LDURSHXi:
1004 case AArch64::LDURSWi:
1005 case AArch64::STURXi:
1006 case AArch64::LDURXi:
1007 case AArch64::LDTRSBXi:
1008 case AArch64::LDTRSHXi:
1009 case AArch64::LDTRSWi:
1010 case AArch64::STTRXi:
1011 case AArch64::LDTRXi:
1012 case AArch64::LDRSBXpre:
1013 case AArch64::LDRSHXpre:
1014 case AArch64::STRXpre:
1015 case AArch64::LDRSWpre:
1016 case AArch64::LDRXpre:
1017 case AArch64::LDRSBXpost:
1018 case AArch64::LDRSHXpost:
1019 case AArch64::STRXpost:
1020 case AArch64::LDRSWpost:
1021 case AArch64::LDRXpost:
1022 DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1024 case AArch64::LDURQi:
1025 case AArch64::STURQi:
1026 case AArch64::LDRQpre:
1027 case AArch64::STRQpre:
1028 case AArch64::LDRQpost:
1029 case AArch64::STRQpost:
1030 DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
1032 case AArch64::LDURDi:
1033 case AArch64::STURDi:
1034 case AArch64::LDRDpre:
1035 case AArch64::STRDpre:
1036 case AArch64::LDRDpost:
1037 case AArch64::STRDpost:
1038 DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
1040 case AArch64::LDURSi:
1041 case AArch64::STURSi:
1042 case AArch64::LDRSpre:
1043 case AArch64::STRSpre:
1044 case AArch64::LDRSpost:
1045 case AArch64::STRSpost:
1046 DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
1048 case AArch64::LDURHi:
1049 case AArch64::STURHi:
1050 case AArch64::LDRHpre:
1051 case AArch64::STRHpre:
1052 case AArch64::LDRHpost:
1053 case AArch64::STRHpost:
1054 DecodeFPR16RegisterClass(Inst, Rt, Addr, Decoder);
1056 case AArch64::LDURBi:
1057 case AArch64::STURBi:
1058 case AArch64::LDRBpre:
1059 case AArch64::STRBpre:
1060 case AArch64::LDRBpost:
1061 case AArch64::STRBpost:
1062 DecodeFPR8RegisterClass(Inst, Rt, Addr, Decoder);
1066 DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1067 Inst.addOperand(MCOperand::createImm(offset));
1069 bool IsLoad = fieldFromInstruction(insn, 22, 1);
1070 bool IsIndexed = fieldFromInstruction(insn, 10, 2) != 0;
1071 bool IsFP = fieldFromInstruction(insn, 26, 1);
1073 // Cannot write back to a transfer register (but xzr != sp).
1074 if (IsLoad && IsIndexed && !IsFP && Rn != 31 && Rt == Rn)
1080 static DecodeStatus DecodeExclusiveLdStInstruction(llvm::MCInst &Inst,
1081 uint32_t insn, uint64_t Addr,
1082 const void *Decoder) {
1083 unsigned Rt = fieldFromInstruction(insn, 0, 5);
1084 unsigned Rn = fieldFromInstruction(insn, 5, 5);
1085 unsigned Rt2 = fieldFromInstruction(insn, 10, 5);
1086 unsigned Rs = fieldFromInstruction(insn, 16, 5);
1088 unsigned Opcode = Inst.getOpcode();
1092 case AArch64::STLXRW:
1093 case AArch64::STLXRB:
1094 case AArch64::STLXRH:
1095 case AArch64::STXRW:
1096 case AArch64::STXRB:
1097 case AArch64::STXRH:
1098 DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1100 case AArch64::LDARW:
1101 case AArch64::LDARB:
1102 case AArch64::LDARH:
1103 case AArch64::LDAXRW:
1104 case AArch64::LDAXRB:
1105 case AArch64::LDAXRH:
1106 case AArch64::LDXRW:
1107 case AArch64::LDXRB:
1108 case AArch64::LDXRH:
1109 case AArch64::STLRW:
1110 case AArch64::STLRB:
1111 case AArch64::STLRH:
1112 case AArch64::STLLRW:
1113 case AArch64::STLLRB:
1114 case AArch64::STLLRH:
1115 case AArch64::LDLARW:
1116 case AArch64::LDLARB:
1117 case AArch64::LDLARH:
1118 DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1120 case AArch64::STLXRX:
1121 case AArch64::STXRX:
1122 DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1124 case AArch64::LDARX:
1125 case AArch64::LDAXRX:
1126 case AArch64::LDXRX:
1127 case AArch64::STLRX:
1128 case AArch64::LDLARX:
1129 case AArch64::STLLRX:
1130 DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1132 case AArch64::STLXPW:
1133 case AArch64::STXPW:
1134 DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1136 case AArch64::LDAXPW:
1137 case AArch64::LDXPW:
1138 DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1139 DecodeGPR32RegisterClass(Inst, Rt2, Addr, Decoder);
1141 case AArch64::STLXPX:
1142 case AArch64::STXPX:
1143 DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1145 case AArch64::LDAXPX:
1146 case AArch64::LDXPX:
1147 DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1148 DecodeGPR64RegisterClass(Inst, Rt2, Addr, Decoder);
1152 DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1154 // You shouldn't load to the same register twice in an instruction...
1155 if ((Opcode == AArch64::LDAXPW || Opcode == AArch64::LDXPW ||
1156 Opcode == AArch64::LDAXPX || Opcode == AArch64::LDXPX) &&
1163 static DecodeStatus DecodePairLdStInstruction(llvm::MCInst &Inst, uint32_t insn,
1165 const void *Decoder) {
1166 unsigned Rt = fieldFromInstruction(insn, 0, 5);
1167 unsigned Rn = fieldFromInstruction(insn, 5, 5);
1168 unsigned Rt2 = fieldFromInstruction(insn, 10, 5);
1169 int64_t offset = fieldFromInstruction(insn, 15, 7);
1170 bool IsLoad = fieldFromInstruction(insn, 22, 1);
1172 // offset is a 7-bit signed immediate, so sign extend it to
1173 // fill the unsigned.
1174 if (offset & (1 << (7 - 1)))
1175 offset |= ~((1LL << 7) - 1);
1177 unsigned Opcode = Inst.getOpcode();
1178 bool NeedsDisjointWritebackTransfer = false;
1180 // First operand is always writeback of base register.
1184 case AArch64::LDPXpost:
1185 case AArch64::STPXpost:
1186 case AArch64::LDPSWpost:
1187 case AArch64::LDPXpre:
1188 case AArch64::STPXpre:
1189 case AArch64::LDPSWpre:
1190 case AArch64::LDPWpost:
1191 case AArch64::STPWpost:
1192 case AArch64::LDPWpre:
1193 case AArch64::STPWpre:
1194 case AArch64::LDPQpost:
1195 case AArch64::STPQpost:
1196 case AArch64::LDPQpre:
1197 case AArch64::STPQpre:
1198 case AArch64::LDPDpost:
1199 case AArch64::STPDpost:
1200 case AArch64::LDPDpre:
1201 case AArch64::STPDpre:
1202 case AArch64::LDPSpost:
1203 case AArch64::STPSpost:
1204 case AArch64::LDPSpre:
1205 case AArch64::STPSpre:
1206 DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1213 case AArch64::LDPXpost:
1214 case AArch64::STPXpost:
1215 case AArch64::LDPSWpost:
1216 case AArch64::LDPXpre:
1217 case AArch64::STPXpre:
1218 case AArch64::LDPSWpre:
1219 NeedsDisjointWritebackTransfer = true;
1221 case AArch64::LDNPXi:
1222 case AArch64::STNPXi:
1223 case AArch64::LDPXi:
1224 case AArch64::STPXi:
1225 case AArch64::LDPSWi:
1226 DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1227 DecodeGPR64RegisterClass(Inst, Rt2, Addr, Decoder);
1229 case AArch64::LDPWpost:
1230 case AArch64::STPWpost:
1231 case AArch64::LDPWpre:
1232 case AArch64::STPWpre:
1233 NeedsDisjointWritebackTransfer = true;
1235 case AArch64::LDNPWi:
1236 case AArch64::STNPWi:
1237 case AArch64::LDPWi:
1238 case AArch64::STPWi:
1239 DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1240 DecodeGPR32RegisterClass(Inst, Rt2, Addr, Decoder);
1242 case AArch64::LDNPQi:
1243 case AArch64::STNPQi:
1244 case AArch64::LDPQpost:
1245 case AArch64::STPQpost:
1246 case AArch64::LDPQi:
1247 case AArch64::STPQi:
1248 case AArch64::LDPQpre:
1249 case AArch64::STPQpre:
1250 DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
1251 DecodeFPR128RegisterClass(Inst, Rt2, Addr, Decoder);
1253 case AArch64::LDNPDi:
1254 case AArch64::STNPDi:
1255 case AArch64::LDPDpost:
1256 case AArch64::STPDpost:
1257 case AArch64::LDPDi:
1258 case AArch64::STPDi:
1259 case AArch64::LDPDpre:
1260 case AArch64::STPDpre:
1261 DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
1262 DecodeFPR64RegisterClass(Inst, Rt2, Addr, Decoder);
1264 case AArch64::LDNPSi:
1265 case AArch64::STNPSi:
1266 case AArch64::LDPSpost:
1267 case AArch64::STPSpost:
1268 case AArch64::LDPSi:
1269 case AArch64::STPSi:
1270 case AArch64::LDPSpre:
1271 case AArch64::STPSpre:
1272 DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
1273 DecodeFPR32RegisterClass(Inst, Rt2, Addr, Decoder);
1277 DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1278 Inst.addOperand(MCOperand::createImm(offset));
1280 // You shouldn't load to the same register twice in an instruction...
1281 if (IsLoad && Rt == Rt2)
1284 // ... or do any operation that writes-back to a transfer register. But note
1285 // that "stp xzr, xzr, [sp], #4" is fine because xzr and sp are different.
1286 if (NeedsDisjointWritebackTransfer && Rn != 31 && (Rt == Rn || Rt2 == Rn))
1292 static DecodeStatus DecodeAddSubERegInstruction(llvm::MCInst &Inst,
1293 uint32_t insn, uint64_t Addr,
1294 const void *Decoder) {
1295 unsigned Rd = fieldFromInstruction(insn, 0, 5);
1296 unsigned Rn = fieldFromInstruction(insn, 5, 5);
1297 unsigned Rm = fieldFromInstruction(insn, 16, 5);
1298 unsigned extend = fieldFromInstruction(insn, 10, 6);
1300 unsigned shift = extend & 0x7;
1304 switch (Inst.getOpcode()) {
1307 case AArch64::ADDWrx:
1308 case AArch64::SUBWrx:
1309 DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
1310 DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
1311 DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1313 case AArch64::ADDSWrx:
1314 case AArch64::SUBSWrx:
1315 DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1316 DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
1317 DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1319 case AArch64::ADDXrx:
1320 case AArch64::SUBXrx:
1321 DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
1322 DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1323 DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1325 case AArch64::ADDSXrx:
1326 case AArch64::SUBSXrx:
1327 DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1328 DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1329 DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1331 case AArch64::ADDXrx64:
1332 case AArch64::SUBXrx64:
1333 DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
1334 DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1335 DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
1337 case AArch64::SUBSXrx64:
1338 case AArch64::ADDSXrx64:
1339 DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1340 DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1341 DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
1345 Inst.addOperand(MCOperand::createImm(extend));
1349 static DecodeStatus DecodeLogicalImmInstruction(llvm::MCInst &Inst,
1350 uint32_t insn, uint64_t Addr,
1351 const void *Decoder) {
1352 unsigned Rd = fieldFromInstruction(insn, 0, 5);
1353 unsigned Rn = fieldFromInstruction(insn, 5, 5);
1354 unsigned Datasize = fieldFromInstruction(insn, 31, 1);
1358 if (Inst.getOpcode() == AArch64::ANDSXri)
1359 DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1361 DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
1362 DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder);
1363 imm = fieldFromInstruction(insn, 10, 13);
1364 if (!AArch64_AM::isValidDecodeLogicalImmediate(imm, 64))
1367 if (Inst.getOpcode() == AArch64::ANDSWri)
1368 DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1370 DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
1371 DecodeGPR32RegisterClass(Inst, Rn, Addr, Decoder);
1372 imm = fieldFromInstruction(insn, 10, 12);
1373 if (!AArch64_AM::isValidDecodeLogicalImmediate(imm, 32))
1376 Inst.addOperand(MCOperand::createImm(imm));
1380 static DecodeStatus DecodeModImmInstruction(llvm::MCInst &Inst, uint32_t insn,
1382 const void *Decoder) {
1383 unsigned Rd = fieldFromInstruction(insn, 0, 5);
1384 unsigned cmode = fieldFromInstruction(insn, 12, 4);
1385 unsigned imm = fieldFromInstruction(insn, 16, 3) << 5;
1386 imm |= fieldFromInstruction(insn, 5, 5);
1388 if (Inst.getOpcode() == AArch64::MOVID)
1389 DecodeFPR64RegisterClass(Inst, Rd, Addr, Decoder);
1391 DecodeVectorRegisterClass(Inst, Rd, Addr, Decoder);
1393 Inst.addOperand(MCOperand::createImm(imm));
1395 switch (Inst.getOpcode()) {
1398 case AArch64::MOVIv4i16:
1399 case AArch64::MOVIv8i16:
1400 case AArch64::MVNIv4i16:
1401 case AArch64::MVNIv8i16:
1402 case AArch64::MOVIv2i32:
1403 case AArch64::MOVIv4i32:
1404 case AArch64::MVNIv2i32:
1405 case AArch64::MVNIv4i32:
1406 Inst.addOperand(MCOperand::createImm((cmode & 6) << 2));
1408 case AArch64::MOVIv2s_msl:
1409 case AArch64::MOVIv4s_msl:
1410 case AArch64::MVNIv2s_msl:
1411 case AArch64::MVNIv4s_msl:
1412 Inst.addOperand(MCOperand::createImm(cmode & 1 ? 0x110 : 0x108));
1419 static DecodeStatus DecodeModImmTiedInstruction(llvm::MCInst &Inst,
1420 uint32_t insn, uint64_t Addr,
1421 const void *Decoder) {
1422 unsigned Rd = fieldFromInstruction(insn, 0, 5);
1423 unsigned cmode = fieldFromInstruction(insn, 12, 4);
1424 unsigned imm = fieldFromInstruction(insn, 16, 3) << 5;
1425 imm |= fieldFromInstruction(insn, 5, 5);
1427 // Tied operands added twice.
1428 DecodeVectorRegisterClass(Inst, Rd, Addr, Decoder);
1429 DecodeVectorRegisterClass(Inst, Rd, Addr, Decoder);
1431 Inst.addOperand(MCOperand::createImm(imm));
1432 Inst.addOperand(MCOperand::createImm((cmode & 6) << 2));
1437 static DecodeStatus DecodeAdrInstruction(llvm::MCInst &Inst, uint32_t insn,
1438 uint64_t Addr, const void *Decoder) {
1439 unsigned Rd = fieldFromInstruction(insn, 0, 5);
1440 int64_t imm = fieldFromInstruction(insn, 5, 19) << 2;
1441 imm |= fieldFromInstruction(insn, 29, 2);
1442 const AArch64Disassembler *Dis =
1443 static_cast<const AArch64Disassembler *>(Decoder);
1445 // Sign-extend the 21-bit immediate.
1446 if (imm & (1 << (21 - 1)))
1447 imm |= ~((1LL << 21) - 1);
1449 DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1450 if (!Dis->tryAddingSymbolicOperand(Inst, imm, Addr, Fail, 0, 4))
1451 Inst.addOperand(MCOperand::createImm(imm));
1456 static DecodeStatus DecodeBaseAddSubImm(llvm::MCInst &Inst, uint32_t insn,
1457 uint64_t Addr, const void *Decoder) {
1458 unsigned Rd = fieldFromInstruction(insn, 0, 5);
1459 unsigned Rn = fieldFromInstruction(insn, 5, 5);
1460 unsigned Imm = fieldFromInstruction(insn, 10, 14);
1461 unsigned S = fieldFromInstruction(insn, 29, 1);
1462 unsigned Datasize = fieldFromInstruction(insn, 31, 1);
1464 unsigned ShifterVal = (Imm >> 12) & 3;
1465 unsigned ImmVal = Imm & 0xFFF;
1466 const AArch64Disassembler *Dis =
1467 static_cast<const AArch64Disassembler *>(Decoder);
1469 if (ShifterVal != 0 && ShifterVal != 1)
1474 DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
1476 DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1477 DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1480 DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
1482 DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1483 DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
1486 if (!Dis->tryAddingSymbolicOperand(Inst, Imm, Addr, Fail, 0, 4))
1487 Inst.addOperand(MCOperand::createImm(ImmVal));
1488 Inst.addOperand(MCOperand::createImm(12 * ShifterVal));
1492 static DecodeStatus DecodeUnconditionalBranch(llvm::MCInst &Inst, uint32_t insn,
1494 const void *Decoder) {
1495 int64_t imm = fieldFromInstruction(insn, 0, 26);
1496 const AArch64Disassembler *Dis =
1497 static_cast<const AArch64Disassembler *>(Decoder);
1499 // Sign-extend the 26-bit immediate.
1500 if (imm & (1 << (26 - 1)))
1501 imm |= ~((1LL << 26) - 1);
1503 if (!Dis->tryAddingSymbolicOperand(Inst, imm * 4, Addr, true, 0, 4))
1504 Inst.addOperand(MCOperand::createImm(imm));
1509 static DecodeStatus DecodeSystemPStateInstruction(llvm::MCInst &Inst,
1510 uint32_t insn, uint64_t Addr,
1511 const void *Decoder) {
1512 uint64_t op1 = fieldFromInstruction(insn, 16, 3);
1513 uint64_t op2 = fieldFromInstruction(insn, 5, 3);
1514 uint64_t crm = fieldFromInstruction(insn, 8, 4);
1516 uint64_t pstate_field = (op1 << 3) | op2;
1518 Inst.addOperand(MCOperand::createImm(pstate_field));
1519 Inst.addOperand(MCOperand::createImm(crm));
1522 const AArch64Disassembler *Dis =
1523 static_cast<const AArch64Disassembler *>(Decoder);
1524 (void)AArch64PState::PStateMapper().toString(pstate_field,
1525 Dis->getSubtargetInfo().getFeatureBits(), ValidNamed);
1527 return ValidNamed ? Success : Fail;
1530 static DecodeStatus DecodeTestAndBranch(llvm::MCInst &Inst, uint32_t insn,
1531 uint64_t Addr, const void *Decoder) {
1532 uint64_t Rt = fieldFromInstruction(insn, 0, 5);
1533 uint64_t bit = fieldFromInstruction(insn, 31, 1) << 5;
1534 bit |= fieldFromInstruction(insn, 19, 5);
1535 int64_t dst = fieldFromInstruction(insn, 5, 14);
1536 const AArch64Disassembler *Dis =
1537 static_cast<const AArch64Disassembler *>(Decoder);
1539 // Sign-extend 14-bit immediate.
1540 if (dst & (1 << (14 - 1)))
1541 dst |= ~((1LL << 14) - 1);
1543 if (fieldFromInstruction(insn, 31, 1) == 0)
1544 DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1546 DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1547 Inst.addOperand(MCOperand::createImm(bit));
1548 if (!Dis->tryAddingSymbolicOperand(Inst, dst * 4, Addr, true, 0, 4))
1549 Inst.addOperand(MCOperand::createImm(dst));
1554 static DecodeStatus DecodeGPRSeqPairsClassRegisterClass(MCInst &Inst,
1555 unsigned RegClassID,
1558 const void *Decoder) {
1559 // Register number must be even (see CASP instruction)
1563 unsigned Register = AArch64MCRegisterClasses[RegClassID].getRegister(RegNo);
1564 Inst.addOperand(MCOperand::createReg(Register));
1568 static DecodeStatus DecodeWSeqPairsClassRegisterClass(MCInst &Inst,
1571 const void *Decoder) {
1572 return DecodeGPRSeqPairsClassRegisterClass(Inst,
1573 AArch64::WSeqPairsClassRegClassID,
1574 RegNo, Addr, Decoder);
1577 static DecodeStatus DecodeXSeqPairsClassRegisterClass(MCInst &Inst,
1580 const void *Decoder) {
1581 return DecodeGPRSeqPairsClassRegisterClass(Inst,
1582 AArch64::XSeqPairsClassRegClassID,
1583 RegNo, Addr, Decoder);