1 //===-- ARM.td - Describe the ARM Target Machine -----------*- tablegen -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
11 //===----------------------------------------------------------------------===//
13 //===----------------------------------------------------------------------===//
14 // Target-independent interfaces which we are implementing
15 //===----------------------------------------------------------------------===//
17 include "llvm/Target/Target.td"
19 //===----------------------------------------------------------------------===//
20 // ARM Subtarget state.
23 def ModeThumb : SubtargetFeature<"thumb-mode", "InThumbMode", "true",
26 def ModeSoftFloat : SubtargetFeature<"soft-float", "UseSoftFloat", "true",
27 "Use software floating point features.">;
29 //===----------------------------------------------------------------------===//
30 // ARM Subtarget features.
33 def FeatureVFP2 : SubtargetFeature<"vfp2", "HasVFPv2", "true",
34 "Enable VFP2 instructions">;
35 def FeatureVFP3 : SubtargetFeature<"vfp3", "HasVFPv3", "true",
36 "Enable VFP3 instructions",
38 def FeatureNEON : SubtargetFeature<"neon", "HasNEON", "true",
39 "Enable NEON instructions",
41 def FeatureThumb2 : SubtargetFeature<"thumb2", "HasThumb2", "true",
42 "Enable Thumb2 instructions">;
43 def FeatureNoARM : SubtargetFeature<"noarm", "NoARM", "true",
44 "Does not support ARM mode execution",
46 def FeatureFP16 : SubtargetFeature<"fp16", "HasFP16", "true",
47 "Enable half-precision floating point">;
48 def FeatureVFP4 : SubtargetFeature<"vfp4", "HasVFPv4", "true",
49 "Enable VFP4 instructions",
50 [FeatureVFP3, FeatureFP16]>;
51 def FeatureFPARMv8 : SubtargetFeature<"fp-armv8", "HasFPARMv8",
52 "true", "Enable ARMv8 FP",
54 def FeatureD16 : SubtargetFeature<"d16", "HasD16", "true",
55 "Restrict VFP3 to 16 double registers">;
56 def FeatureHWDiv : SubtargetFeature<"hwdiv", "HasHardwareDivide", "true",
57 "Enable divide instructions">;
58 def FeatureHWDivARM : SubtargetFeature<"hwdiv-arm",
59 "HasHardwareDivideInARM", "true",
60 "Enable divide instructions in ARM mode">;
61 def FeatureT2XtPk : SubtargetFeature<"t2xtpk", "HasT2ExtractPack", "true",
62 "Enable Thumb2 extract and pack instructions">;
63 def FeatureDB : SubtargetFeature<"db", "HasDataBarrier", "true",
64 "Has data barrier (dmb / dsb) instructions">;
65 def FeatureSlowFPBrcc : SubtargetFeature<"slow-fp-brcc", "SlowFPBrcc", "true",
66 "FP compare + branch is slow">;
67 def FeatureVFPOnlySP : SubtargetFeature<"fp-only-sp", "FPOnlySP", "true",
68 "Floating point unit supports single precision only">;
69 def FeaturePerfMon : SubtargetFeature<"perfmon", "HasPerfMon", "true",
70 "Enable support for Performance Monitor extensions">;
71 def FeatureTrustZone : SubtargetFeature<"trustzone", "HasTrustZone", "true",
72 "Enable support for TrustZone security extensions">;
73 def FeatureCrypto : SubtargetFeature<"crypto", "HasCrypto", "true",
74 "Enable support for Cryptography extensions",
76 def FeatureCRC : SubtargetFeature<"crc", "HasCRC", "true",
77 "Enable support for CRC instructions">;
79 // Cyclone has preferred instructions for zeroing VFP registers, which can
80 // execute in 0 cycles.
81 def FeatureZCZeroing : SubtargetFeature<"zcz", "HasZeroCycleZeroing", "true",
82 "Has zero-cycle zeroing instructions">;
84 // Some processors have FP multiply-accumulate instructions that don't
85 // play nicely with other VFP / NEON instructions, and it's generally better
86 // to just not use them.
87 def FeatureHasSlowFPVMLx : SubtargetFeature<"slowfpvmlx", "SlowFPVMLx", "true",
88 "Disable VFP / NEON MAC instructions">;
90 // Cortex-A8 / A9 Advanced SIMD has multiplier accumulator forwarding.
91 def FeatureVMLxForwarding : SubtargetFeature<"vmlx-forwarding",
92 "HasVMLxForwarding", "true",
93 "Has multiplier accumulator forwarding">;
95 // Some processors benefit from using NEON instructions for scalar
96 // single-precision FP operations.
97 def FeatureNEONForFP : SubtargetFeature<"neonfp", "UseNEONForSinglePrecisionFP",
99 "Use NEON for single precision FP">;
101 // Disable 32-bit to 16-bit narrowing for experimentation.
102 def FeaturePref32BitThumb : SubtargetFeature<"32bit", "Pref32BitThumb", "true",
103 "Prefer 32-bit Thumb instrs">;
105 /// Some instructions update CPSR partially, which can add false dependency for
106 /// out-of-order implementation, e.g. Cortex-A9, unless each individual bit is
107 /// mapped to a separate physical register. Avoid partial CPSR update for these
109 def FeatureAvoidPartialCPSR : SubtargetFeature<"avoid-partial-cpsr",
110 "AvoidCPSRPartialUpdate", "true",
111 "Avoid CPSR partial update for OOO execution">;
113 def FeatureAvoidMOVsShOp : SubtargetFeature<"avoid-movs-shop",
114 "AvoidMOVsShifterOperand", "true",
115 "Avoid movs instructions with shifter operand">;
117 // Some processors perform return stack prediction. CodeGen should avoid issue
118 // "normal" call instructions to callees which do not return.
119 def FeatureHasRAS : SubtargetFeature<"ras", "HasRAS", "true",
120 "Has return address stack">;
122 /// Some M architectures don't have the DSP extension (v7E-M vs. v7M)
123 def FeatureDSPThumb2 : SubtargetFeature<"t2dsp", "Thumb2DSP", "true",
124 "Supports v7 DSP instructions in Thumb2">;
126 // Multiprocessing extension.
127 def FeatureMP : SubtargetFeature<"mp", "HasMPExtension", "true",
128 "Supports Multiprocessing extension">;
130 // Virtualization extension - requires HW divide (ARMv7-AR ARMARM - 4.4.8).
131 def FeatureVirtualization : SubtargetFeature<"virtualization",
132 "HasVirtualization", "true",
133 "Supports Virtualization extension",
134 [FeatureHWDiv, FeatureHWDivARM]>;
137 def FeatureMClass : SubtargetFeature<"mclass", "ARMProcClass", "MClass",
138 "Is microcontroller profile ('M' series)">;
141 def FeatureRClass : SubtargetFeature<"rclass", "ARMProcClass", "RClass",
142 "Is realtime profile ('R' series)">;
145 def FeatureAClass : SubtargetFeature<"aclass", "ARMProcClass", "AClass",
146 "Is application profile ('A' series)">;
148 // Special TRAP encoding for NaCl, which looks like a TRAP in Thumb too.
149 // See ARMInstrInfo.td for details.
150 def FeatureNaClTrap : SubtargetFeature<"nacl-trap", "UseNaClTrap", "true",
153 def FeatureLongCalls : SubtargetFeature<"long-calls", "GenLongCalls", "true",
154 "Generate calls via indirect call "
157 def FeatureNoMovt : SubtargetFeature<"no-movt", "NoMovt", "true",
158 "Don't use movt/movw pairs for 32-bit "
162 def HasV4TOps : SubtargetFeature<"v4t", "HasV4TOps", "true",
163 "Support ARM v4T instructions">;
164 def HasV5TOps : SubtargetFeature<"v5t", "HasV5TOps", "true",
165 "Support ARM v5T instructions",
167 def HasV5TEOps : SubtargetFeature<"v5te", "HasV5TEOps", "true",
168 "Support ARM v5TE, v5TEj, and v5TExp instructions",
170 def HasV6Ops : SubtargetFeature<"v6", "HasV6Ops", "true",
171 "Support ARM v6 instructions",
173 def HasV6MOps : SubtargetFeature<"v6m", "HasV6MOps", "true",
174 "Support ARM v6M instructions",
176 def HasV6KOps : SubtargetFeature<"v6k", "HasV6KOps", "true",
177 "Support ARM v6k instructions",
179 def HasV6T2Ops : SubtargetFeature<"v6t2", "HasV6T2Ops", "true",
180 "Support ARM v6t2 instructions",
181 [HasV6MOps, HasV6KOps, FeatureThumb2]>;
182 def HasV7Ops : SubtargetFeature<"v7", "HasV7Ops", "true",
183 "Support ARM v7 instructions",
184 [HasV6T2Ops, FeaturePerfMon]>;
185 def HasV8Ops : SubtargetFeature<"v8", "HasV8Ops", "true",
186 "Support ARM v8 instructions",
187 [HasV7Ops, FeatureVirtualization,
189 def HasV8_1aOps : SubtargetFeature<"v8.1a", "HasV8_1aOps", "true",
190 "Support ARM v8.1a instructions",
191 [HasV8Ops, FeatureAClass, FeatureCRC]>;
193 //===----------------------------------------------------------------------===//
194 // ARM Processors supported.
197 include "ARMSchedule.td"
199 // ARM processor families.
200 def ProcA5 : SubtargetFeature<"a5", "ARMProcFamily", "CortexA5",
201 "Cortex-A5 ARM processors",
202 [FeatureSlowFPBrcc, FeatureHasSlowFPVMLx,
203 FeatureVMLxForwarding, FeatureT2XtPk,
204 FeatureTrustZone, FeatureMP]>;
205 def ProcA7 : SubtargetFeature<"a7", "ARMProcFamily", "CortexA7",
206 "Cortex-A7 ARM processors",
207 [FeatureSlowFPBrcc, FeatureHasSlowFPVMLx,
208 FeatureVMLxForwarding, FeatureT2XtPk,
209 FeatureVFP4, FeatureMP,
210 FeatureHWDiv, FeatureHWDivARM,
211 FeatureTrustZone, FeatureVirtualization]>;
212 def ProcA8 : SubtargetFeature<"a8", "ARMProcFamily", "CortexA8",
213 "Cortex-A8 ARM processors",
214 [FeatureSlowFPBrcc, FeatureHasSlowFPVMLx,
215 FeatureVMLxForwarding, FeatureT2XtPk,
217 def ProcA9 : SubtargetFeature<"a9", "ARMProcFamily", "CortexA9",
218 "Cortex-A9 ARM processors",
219 [FeatureVMLxForwarding,
220 FeatureT2XtPk, FeatureFP16,
221 FeatureAvoidPartialCPSR,
223 def ProcSwift : SubtargetFeature<"swift", "ARMProcFamily", "Swift",
224 "Swift ARM processors",
225 [FeatureNEONForFP, FeatureT2XtPk,
226 FeatureVFP4, FeatureMP, FeatureHWDiv,
227 FeatureHWDivARM, FeatureAvoidPartialCPSR,
228 FeatureAvoidMOVsShOp,
229 FeatureHasSlowFPVMLx, FeatureTrustZone]>;
230 def ProcA12 : SubtargetFeature<"a12", "ARMProcFamily", "CortexA12",
231 "Cortex-A12 ARM processors",
232 [FeatureVMLxForwarding,
233 FeatureT2XtPk, FeatureVFP4,
234 FeatureHWDiv, FeatureHWDivARM,
235 FeatureAvoidPartialCPSR,
236 FeatureVirtualization,
240 // FIXME: It has not been determined if A15 has these features.
241 def ProcA15 : SubtargetFeature<"a15", "ARMProcFamily", "CortexA15",
242 "Cortex-A15 ARM processors",
243 [FeatureT2XtPk, FeatureVFP4,
244 FeatureMP, FeatureHWDiv, FeatureHWDivARM,
245 FeatureAvoidPartialCPSR,
246 FeatureTrustZone, FeatureVirtualization]>;
248 def ProcA17 : SubtargetFeature<"a17", "ARMProcFamily", "CortexA17",
249 "Cortex-A17 ARM processors",
250 [FeatureVMLxForwarding,
251 FeatureT2XtPk, FeatureVFP4,
252 FeatureHWDiv, FeatureHWDivARM,
253 FeatureAvoidPartialCPSR,
254 FeatureVirtualization,
257 def ProcA53 : SubtargetFeature<"a53", "ARMProcFamily", "CortexA53",
258 "Cortex-A53 ARM processors",
259 [FeatureHWDiv, FeatureHWDivARM,
260 FeatureTrustZone, FeatureT2XtPk,
261 FeatureCrypto, FeatureCRC]>;
263 def ProcA57 : SubtargetFeature<"a57", "ARMProcFamily", "CortexA57",
264 "Cortex-A57 ARM processors",
265 [FeatureHWDiv, FeatureHWDivARM,
266 FeatureTrustZone, FeatureT2XtPk,
267 FeatureCrypto, FeatureCRC]>;
269 def ProcR4 : SubtargetFeature<"r4", "ARMProcFamily", "CortexR4",
270 "Cortex-R4 ARM processors",
272 FeatureAvoidPartialCPSR,
273 FeatureDSPThumb2, FeatureT2XtPk,
274 HasV7Ops, FeatureDB, FeatureHasRAS,
277 def ProcR5 : SubtargetFeature<"r5", "ARMProcFamily", "CortexR5",
278 "Cortex-R5 ARM processors",
280 FeatureHWDiv, FeatureHWDivARM,
281 FeatureHasSlowFPVMLx,
282 FeatureAvoidPartialCPSR,
285 // FIXME: krait has currently the same features as A9
286 // plus VFP4 and hardware division features.
287 def ProcKrait : SubtargetFeature<"krait", "ARMProcFamily", "Krait",
288 "Qualcomm ARM processors",
289 [FeatureVMLxForwarding,
290 FeatureT2XtPk, FeatureFP16,
291 FeatureAvoidPartialCPSR,
298 class ProcNoItin<string Name, list<SubtargetFeature> Features>
299 : Processor<Name, NoItineraries, Features>;
302 def : ProcNoItin<"generic", []>;
303 def : ProcNoItin<"arm8", []>;
304 def : ProcNoItin<"arm810", []>;
305 def : ProcNoItin<"strongarm", []>;
306 def : ProcNoItin<"strongarm110", []>;
307 def : ProcNoItin<"strongarm1100", []>;
308 def : ProcNoItin<"strongarm1110", []>;
311 def : ProcNoItin<"arm7tdmi", [HasV4TOps]>;
312 def : ProcNoItin<"arm7tdmi-s", [HasV4TOps]>;
313 def : ProcNoItin<"arm710t", [HasV4TOps]>;
314 def : ProcNoItin<"arm720t", [HasV4TOps]>;
315 def : ProcNoItin<"arm9", [HasV4TOps]>;
316 def : ProcNoItin<"arm9tdmi", [HasV4TOps]>;
317 def : ProcNoItin<"arm920", [HasV4TOps]>;
318 def : ProcNoItin<"arm920t", [HasV4TOps]>;
319 def : ProcNoItin<"arm922t", [HasV4TOps]>;
320 def : ProcNoItin<"arm940t", [HasV4TOps]>;
321 def : ProcNoItin<"ep9312", [HasV4TOps]>;
324 def : ProcNoItin<"arm10tdmi", [HasV5TOps]>;
325 def : ProcNoItin<"arm1020t", [HasV5TOps]>;
328 def : ProcNoItin<"arm9e", [HasV5TEOps]>;
329 def : ProcNoItin<"arm926ej-s", [HasV5TEOps]>;
330 def : ProcNoItin<"arm946e-s", [HasV5TEOps]>;
331 def : ProcNoItin<"arm966e-s", [HasV5TEOps]>;
332 def : ProcNoItin<"arm968e-s", [HasV5TEOps]>;
333 def : ProcNoItin<"arm10e", [HasV5TEOps]>;
334 def : ProcNoItin<"arm1020e", [HasV5TEOps]>;
335 def : ProcNoItin<"arm1022e", [HasV5TEOps]>;
336 def : ProcNoItin<"xscale", [HasV5TEOps]>;
337 def : ProcNoItin<"iwmmxt", [HasV5TEOps]>;
340 def : Processor<"arm1136j-s", ARMV6Itineraries, [HasV6Ops]>;
341 def : Processor<"arm1136jf-s", ARMV6Itineraries, [HasV6Ops, FeatureVFP2,
342 FeatureHasSlowFPVMLx]>;
345 def : Processor<"cortex-m0", ARMV6Itineraries, [HasV6MOps, FeatureNoARM,
346 FeatureDB, FeatureMClass]>;
347 def : Processor<"cortex-m0plus", ARMV6Itineraries, [HasV6MOps, FeatureNoARM,
348 FeatureDB, FeatureMClass]>;
349 def : Processor<"cortex-m1", ARMV6Itineraries, [HasV6MOps, FeatureNoARM,
350 FeatureDB, FeatureMClass]>;
351 def : Processor<"sc000", ARMV6Itineraries, [HasV6MOps, FeatureNoARM,
352 FeatureDB, FeatureMClass]>;
355 def : Processor<"arm1176jz-s", ARMV6Itineraries, [HasV6KOps]>;
356 def : Processor<"arm1176jzf-s", ARMV6Itineraries, [HasV6KOps, FeatureVFP2,
357 FeatureHasSlowFPVMLx]>;
358 def : Processor<"mpcorenovfp", ARMV6Itineraries, [HasV6KOps]>;
359 def : Processor<"mpcore", ARMV6Itineraries, [HasV6KOps, FeatureVFP2,
360 FeatureHasSlowFPVMLx]>;
363 def : Processor<"arm1156t2-s", ARMV6Itineraries, [HasV6T2Ops,
365 def : Processor<"arm1156t2f-s", ARMV6Itineraries, [HasV6T2Ops, FeatureVFP2,
366 FeatureHasSlowFPVMLx,
370 // FIXME: A5 has currently the same Schedule model as A8
371 def : ProcessorModel<"cortex-a5", CortexA8Model,
372 [ProcA5, HasV7Ops, FeatureNEON, FeatureDB,
373 FeatureVFP4, FeatureDSPThumb2,
374 FeatureHasRAS, FeatureAClass]>;
375 def : ProcessorModel<"cortex-a7", CortexA8Model,
376 [ProcA7, HasV7Ops, FeatureNEON, FeatureDB,
377 FeatureDSPThumb2, FeatureHasRAS,
379 def : ProcessorModel<"cortex-a8", CortexA8Model,
380 [ProcA8, HasV7Ops, FeatureNEON, FeatureDB,
381 FeatureDSPThumb2, FeatureHasRAS,
383 def : ProcessorModel<"cortex-a9", CortexA9Model,
384 [ProcA9, HasV7Ops, FeatureNEON, FeatureDB,
385 FeatureDSPThumb2, FeatureHasRAS, FeatureMP,
388 // FIXME: A12 has currently the same Schedule model as A9
389 def : ProcessorModel<"cortex-a12", CortexA9Model,
390 [ProcA12, HasV7Ops, FeatureNEON, FeatureDB,
391 FeatureDSPThumb2, FeatureMP,
392 FeatureHasRAS, FeatureAClass]>;
394 // FIXME: A15 has currently the same ProcessorModel as A9.
395 def : ProcessorModel<"cortex-a15", CortexA9Model,
396 [ProcA15, HasV7Ops, FeatureNEON, FeatureDB,
397 FeatureDSPThumb2, FeatureHasRAS,
400 // FIXME: A17 has currently the same Schedule model as A9
401 def : ProcessorModel<"cortex-a17", CortexA9Model,
402 [ProcA17, HasV7Ops, FeatureNEON, FeatureDB,
403 FeatureDSPThumb2, FeatureMP,
404 FeatureHasRAS, FeatureAClass]>;
406 // FIXME: krait has currently the same Schedule model as A9
407 def : ProcessorModel<"krait", CortexA9Model,
408 [ProcKrait, HasV7Ops,
409 FeatureNEON, FeatureDB,
410 FeatureDSPThumb2, FeatureHasRAS,
413 // FIXME: R4 has currently the same ProcessorModel as A8.
414 def : ProcessorModel<"cortex-r4", CortexA8Model,
417 // FIXME: R4F has currently the same ProcessorModel as A8.
418 def : ProcessorModel<"cortex-r4f", CortexA8Model,
420 FeatureSlowFPBrcc, FeatureHasSlowFPVMLx,
421 FeatureVFP3, FeatureD16]>;
423 // FIXME: R5 has currently the same ProcessorModel as A8.
424 def : ProcessorModel<"cortex-r5", CortexA8Model,
425 [ProcR5, HasV7Ops, FeatureDB,
426 FeatureVFP3, FeatureDSPThumb2,
428 FeatureD16, FeatureRClass]>;
430 // FIXME: R7 has currently the same ProcessorModel as A8 and is modelled as R5.
431 def : ProcessorModel<"cortex-r7", CortexA8Model,
432 [ProcR5, HasV7Ops, FeatureDB,
433 FeatureVFP3, FeatureDSPThumb2,
434 FeatureHasRAS, FeatureVFPOnlySP,
435 FeatureD16, FeatureMP, FeatureRClass]>;
438 def : ProcNoItin<"cortex-m3", [HasV7Ops,
439 FeatureThumb2, FeatureNoARM, FeatureDB,
440 FeatureHWDiv, FeatureMClass]>;
441 def : ProcNoItin<"sc300", [HasV7Ops,
442 FeatureThumb2, FeatureNoARM, FeatureDB,
443 FeatureHWDiv, FeatureMClass]>;
446 def : ProcNoItin<"cortex-m4", [HasV7Ops,
447 FeatureThumb2, FeatureNoARM, FeatureDB,
448 FeatureHWDiv, FeatureDSPThumb2,
449 FeatureT2XtPk, FeatureVFP4,
450 FeatureVFPOnlySP, FeatureD16,
452 def : ProcNoItin<"cortex-m7", [HasV7Ops,
453 FeatureThumb2, FeatureNoARM, FeatureDB,
454 FeatureHWDiv, FeatureDSPThumb2,
455 FeatureT2XtPk, FeatureFPARMv8,
456 FeatureD16, FeatureMClass]>;
459 // Swift uArch Processors.
460 def : ProcessorModel<"swift", SwiftModel,
461 [ProcSwift, HasV7Ops, FeatureNEON,
462 FeatureDB, FeatureDSPThumb2,
463 FeatureHasRAS, FeatureAClass]>;
466 def : ProcNoItin<"cortex-a53", [ProcA53, HasV8Ops, FeatureAClass,
467 FeatureDB, FeatureFPARMv8,
468 FeatureNEON, FeatureDSPThumb2]>;
469 def : ProcNoItin<"cortex-a57", [ProcA57, HasV8Ops, FeatureAClass,
470 FeatureDB, FeatureFPARMv8,
471 FeatureNEON, FeatureDSPThumb2]>;
472 // FIXME: Cortex-A72 is currently modelled as an Cortex-A57.
473 def : ProcNoItin<"cortex-a72", [ProcA57, HasV8Ops, FeatureAClass,
474 FeatureDB, FeatureFPARMv8,
475 FeatureNEON, FeatureDSPThumb2]>;
477 // Cyclone is very similar to swift
478 def : ProcessorModel<"cyclone", SwiftModel,
479 [ProcSwift, HasV8Ops, HasV7Ops,
480 FeatureCrypto, FeatureFPARMv8,
481 FeatureDB,FeatureDSPThumb2,
482 FeatureHasRAS, FeatureZCZeroing]>;
484 //===----------------------------------------------------------------------===//
485 // Register File Description
486 //===----------------------------------------------------------------------===//
488 include "ARMRegisterInfo.td"
490 include "ARMCallingConv.td"
492 //===----------------------------------------------------------------------===//
493 // Instruction Descriptions
494 //===----------------------------------------------------------------------===//
496 include "ARMInstrInfo.td"
498 def ARMInstrInfo : InstrInfo;
500 //===----------------------------------------------------------------------===//
501 // Declare the target which we are implementing
502 //===----------------------------------------------------------------------===//
504 def ARMAsmWriter : AsmWriter {
505 string AsmWriterClassName = "InstPrinter";
506 int PassSubtarget = 1;
508 bit isMCAsmWriter = 1;
512 // Pull in Instruction Info:
513 let InstructionSet = ARMInstrInfo;
514 let AssemblyWriters = [ARMAsmWriter];