1 //===- ARMAddressingModes.h - ARM Addressing Modes --------------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the ARM addressing mode implementation stuff.
12 //===----------------------------------------------------------------------===//
14 #ifndef LLVM_TARGET_ARM_ARMADDRESSINGMODES_H
15 #define LLVM_TARGET_ARM_ARMADDRESSINGMODES_H
17 #include "llvm/CodeGen/SelectionDAGNodes.h"
18 #include "llvm/Support/MathExtras.h"
23 /// ARM_AM - ARM Addressing Mode Stuff
38 static inline const char *getShiftOpcStr(ShiftOpc Op) {
40 default: assert(0 && "Unknown shift opc!");
41 case ARM_AM::asr: return "asr";
42 case ARM_AM::lsl: return "lsl";
43 case ARM_AM::lsr: return "lsr";
44 case ARM_AM::ror: return "ror";
45 case ARM_AM::rrx: return "rrx";
49 static inline ShiftOpc getShiftOpcForNode(SDValue N) {
50 switch (N.getOpcode()) {
51 default: return ARM_AM::no_shift;
52 case ISD::SHL: return ARM_AM::lsl;
53 case ISD::SRL: return ARM_AM::lsr;
54 case ISD::SRA: return ARM_AM::asr;
55 case ISD::ROTR: return ARM_AM::ror;
56 //case ISD::ROTL: // Only if imm -> turn into ROTR.
57 // Can't handle RRX here, because it would require folding a flag into
58 // the addressing mode. :( This causes us to miss certain things.
59 //case ARMISD::RRX: return ARM_AM::rrx;
71 static inline const char *getAMSubModeStr(AMSubMode Mode) {
73 default: assert(0 && "Unknown addressing sub-mode!");
74 case ARM_AM::ia: return "ia";
75 case ARM_AM::ib: return "ib";
76 case ARM_AM::da: return "da";
77 case ARM_AM::db: return "db";
81 static inline const char *getAMSubModeAltStr(AMSubMode Mode, bool isLD) {
83 default: assert(0 && "Unknown addressing sub-mode!");
84 case ARM_AM::ia: return isLD ? "fd" : "ea";
85 case ARM_AM::ib: return isLD ? "ed" : "fa";
86 case ARM_AM::da: return isLD ? "fa" : "ed";
87 case ARM_AM::db: return isLD ? "ea" : "fd";
91 /// rotr32 - Rotate a 32-bit unsigned value right by a specified # bits.
93 static inline unsigned rotr32(unsigned Val, unsigned Amt) {
94 assert(Amt < 32 && "Invalid rotate amount");
95 return (Val >> Amt) | (Val << ((32-Amt)&31));
98 /// rotl32 - Rotate a 32-bit unsigned value left by a specified # bits.
100 static inline unsigned rotl32(unsigned Val, unsigned Amt) {
101 assert(Amt < 32 && "Invalid rotate amount");
102 return (Val << Amt) | (Val >> ((32-Amt)&31));
105 //===--------------------------------------------------------------------===//
106 // Addressing Mode #1: shift_operand with registers
107 //===--------------------------------------------------------------------===//
109 // This 'addressing mode' is used for arithmetic instructions. It can
110 // represent things like:
112 // reg [asr|lsl|lsr|ror|rrx] reg
113 // reg [asr|lsl|lsr|ror|rrx] imm
115 // This is stored three operands [rega, regb, opc]. The first is the base
116 // reg, the second is the shift amount (or reg0 if not present or imm). The
117 // third operand encodes the shift opcode and the imm if a reg isn't present.
119 static inline unsigned getSORegOpc(ShiftOpc ShOp, unsigned Imm) {
120 return ShOp | (Imm << 3);
122 static inline unsigned getSORegOffset(unsigned Op) {
125 static inline ShiftOpc getSORegShOp(unsigned Op) {
126 return (ShiftOpc)(Op & 7);
129 /// getSOImmValImm - Given an encoded imm field for the reg/imm form, return
130 /// the 8-bit imm value.
131 static inline unsigned getSOImmValImm(unsigned Imm) {
134 /// getSOImmValRot - Given an encoded imm field for the reg/imm form, return
135 /// the rotate amount.
136 static inline unsigned getSOImmValRot(unsigned Imm) {
137 return (Imm >> 8) * 2;
140 /// getSOImmValRotate - Try to handle Imm with an immediate shifter operand,
141 /// computing the rotate amount to use. If this immediate value cannot be
142 /// handled with a single shifter-op, determine a good rotate amount that will
143 /// take a maximal chunk of bits out of the immediate.
144 static inline unsigned getSOImmValRotate(unsigned Imm) {
145 // 8-bit (or less) immediates are trivially shifter_operands with a rotate
147 if ((Imm & ~255U) == 0) return 0;
149 // Use CTZ to compute the rotate amount.
150 unsigned TZ = CountTrailingZeros_32(Imm);
152 // Rotate amount must be even. Something like 0x200 must be rotated 8 bits,
154 unsigned RotAmt = TZ & ~1;
156 // If we can handle this spread, return it.
157 if ((rotr32(Imm, RotAmt) & ~255U) == 0)
158 return (32-RotAmt)&31; // HW rotates right, not left.
160 // For values like 0xF000000F, we should skip the first run of ones, then
163 unsigned TrailingOnes = CountTrailingZeros_32(~Imm);
164 if (TrailingOnes != 32) { // Avoid overflow on 0xFFFFFFFF
165 // Restart the search for a high-order bit after the initial seconds of
167 unsigned TZ2 = CountTrailingZeros_32(Imm & ~((1 << TrailingOnes)-1));
169 // Rotate amount must be even.
170 unsigned RotAmt2 = TZ2 & ~1;
172 // If this fits, use it.
173 if (RotAmt2 != 32 && (rotr32(Imm, RotAmt2) & ~255U) == 0)
174 return (32-RotAmt2)&31; // HW rotates right, not left.
178 // Otherwise, we have no way to cover this span of bits with a single
179 // shifter_op immediate. Return a chunk of bits that will be useful to
181 return (32-RotAmt)&31; // HW rotates right, not left.
184 /// getSOImmVal - Given a 32-bit immediate, if it is something that can fit
185 /// into an shifter_operand immediate operand, return the 12-bit encoding for
186 /// it. If not, return -1.
187 static inline int getSOImmVal(unsigned Arg) {
188 // 8-bit (or less) immediates are trivially shifter_operands with a rotate
190 if ((Arg & ~255U) == 0) return Arg;
192 unsigned RotAmt = getSOImmValRotate(Arg);
194 // If this cannot be handled with a single shifter_op, bail out.
195 if (rotr32(~255U, RotAmt) & Arg)
198 // Encode this correctly.
199 return rotl32(Arg, RotAmt) | ((RotAmt>>1) << 8);
202 /// isSOImmTwoPartVal - Return true if the specified value can be obtained by
203 /// or'ing together two SOImmVal's.
204 static inline bool isSOImmTwoPartVal(unsigned V) {
205 // If this can be handled with a single shifter_op, bail out.
206 V = rotr32(~255U, getSOImmValRotate(V)) & V;
210 // If this can be handled with two shifter_op's, accept.
211 V = rotr32(~255U, getSOImmValRotate(V)) & V;
215 /// getSOImmTwoPartFirst - If V is a value that satisfies isSOImmTwoPartVal,
216 /// return the first chunk of it.
217 static inline unsigned getSOImmTwoPartFirst(unsigned V) {
218 return rotr32(255U, getSOImmValRotate(V)) & V;
221 /// getSOImmTwoPartSecond - If V is a value that satisfies isSOImmTwoPartVal,
222 /// return the second chunk of it.
223 static inline unsigned getSOImmTwoPartSecond(unsigned V) {
224 // Mask out the first hunk.
225 V = rotr32(~255U, getSOImmValRotate(V)) & V;
228 assert(V == (rotr32(255U, getSOImmValRotate(V)) & V));
232 /// getThumbImmValShift - Try to handle Imm with a 8-bit immediate followed
233 /// by a left shift. Returns the shift amount to use.
234 static inline unsigned getThumbImmValShift(unsigned Imm) {
235 // 8-bit (or less) immediates are trivially immediate operand with a shift
237 if ((Imm & ~255U) == 0) return 0;
239 // Use CTZ to compute the shift amount.
240 return CountTrailingZeros_32(Imm);
243 /// isThumbImmShiftedVal - Return true if the specified value can be obtained
244 /// by left shifting a 8-bit immediate.
245 static inline bool isThumbImmShiftedVal(unsigned V) {
246 // If this can be handled with
247 V = (~255U << getThumbImmValShift(V)) & V;
251 /// getThumbImm16ValShift - Try to handle Imm with a 16-bit immediate followed
252 /// by a left shift. Returns the shift amount to use.
253 static inline unsigned getThumbImm16ValShift(unsigned Imm) {
254 // 16-bit (or less) immediates are trivially immediate operand with a shift
256 if ((Imm & ~65535U) == 0) return 0;
258 // Use CTZ to compute the shift amount.
259 return CountTrailingZeros_32(Imm);
262 /// isThumbImm16ShiftedVal - Return true if the specified value can be
263 /// obtained by left shifting a 16-bit immediate.
264 static inline bool isThumbImm16ShiftedVal(unsigned V) {
265 // If this can be handled with
266 V = (~65535U << getThumbImm16ValShift(V)) & V;
270 /// getThumbImmNonShiftedVal - If V is a value that satisfies
271 /// isThumbImmShiftedVal, return the non-shiftd value.
272 static inline unsigned getThumbImmNonShiftedVal(unsigned V) {
273 return V >> getThumbImmValShift(V);
277 /// getT2SOImmValSplat - Return the 12-bit encoded representation
278 /// if the specified value can be obtained by splatting the low 8 bits
279 /// into every other byte or every byte of a 32-bit value. i.e.,
280 /// 00000000 00000000 00000000 abcdefgh control = 0
281 /// 00000000 abcdefgh 00000000 abcdefgh control = 1
282 /// abcdefgh 00000000 abcdefgh 00000000 control = 2
283 /// abcdefgh abcdefgh abcdefgh abcdefgh control = 3
284 /// Return -1 if none of the above apply.
285 /// See ARM Reference Manual A6.3.2.
286 static inline int getT2SOImmValSplatVal(unsigned V) {
289 if ((V & 0xffffff00) == 0)
292 // If the value is zeroes in the first byte, just shift those off
293 Vs = ((V & 0xff) == 0) ? V >> 8 : V;
294 // Any passing value only has 8 bits of payload, splatted across the word
296 // Likewise, any passing values have the payload splatted into the 3rd byte
297 u = Imm | (Imm << 16);
301 return (((Vs == V) ? 1 : 2) << 8) | Imm;
304 if (Vs == (u | (u << 8)))
305 return (3 << 8) | Imm;
310 /// getT2SOImmValRotateVal - Return the 12-bit encoded representation if the
311 /// specified value is a rotated 8-bit value. Return -1 if no rotation
312 /// encoding is possible.
313 /// See ARM Reference Manual A6.3.2.
314 static inline int getT2SOImmValRotateVal(unsigned V) {
315 unsigned RotAmt = CountLeadingZeros_32(V);
319 // If 'Arg' can be handled with a single shifter_op return the value.
320 if ((rotr32(0xff000000U, RotAmt) & V) == V)
321 return (rotr32(V, 24 - RotAmt) & 0x7f) | ((RotAmt + 8) << 7);
326 /// getT2SOImmVal - Given a 32-bit immediate, if it is something that can fit
327 /// into a Thumb-2 shifter_operand immediate operand, return the 12-bit
328 /// encoding for it. If not, return -1.
329 /// See ARM Reference Manual A6.3.2.
330 static inline int getT2SOImmVal(unsigned Arg) {
331 // If 'Arg' is an 8-bit splat, then get the encoded value.
332 int Splat = getT2SOImmValSplatVal(Arg);
336 // If 'Arg' can be handled with a single shifter_op return the value.
337 int Rot = getT2SOImmValRotateVal(Arg);
345 //===--------------------------------------------------------------------===//
346 // Addressing Mode #2
347 //===--------------------------------------------------------------------===//
349 // This is used for most simple load/store instructions.
351 // addrmode2 := reg +/- reg shop imm
352 // addrmode2 := reg +/- imm12
354 // The first operand is always a Reg. The second operand is a reg if in
355 // reg/reg form, otherwise it's reg#0. The third field encodes the operation
356 // in bit 12, the immediate in bits 0-11, and the shift op in 13-15.
358 // If this addressing mode is a frame index (before prolog/epilog insertion
359 // and code rewriting), this operand will have the form: FI#, reg0, <offs>
360 // with no shift amount for the frame offset.
362 static inline unsigned getAM2Opc(AddrOpc Opc, unsigned Imm12, ShiftOpc SO) {
363 assert(Imm12 < (1 << 12) && "Imm too large!");
364 bool isSub = Opc == sub;
365 return Imm12 | ((int)isSub << 12) | (SO << 13);
367 static inline unsigned getAM2Offset(unsigned AM2Opc) {
368 return AM2Opc & ((1 << 12)-1);
370 static inline AddrOpc getAM2Op(unsigned AM2Opc) {
371 return ((AM2Opc >> 12) & 1) ? sub : add;
373 static inline ShiftOpc getAM2ShiftOpc(unsigned AM2Opc) {
374 return (ShiftOpc)(AM2Opc >> 13);
378 //===--------------------------------------------------------------------===//
379 // Addressing Mode #3
380 //===--------------------------------------------------------------------===//
382 // This is used for sign-extending loads, and load/store-pair instructions.
384 // addrmode3 := reg +/- reg
385 // addrmode3 := reg +/- imm8
387 // The first operand is always a Reg. The second operand is a reg if in
388 // reg/reg form, otherwise it's reg#0. The third field encodes the operation
389 // in bit 8, the immediate in bits 0-7.
391 /// getAM3Opc - This function encodes the addrmode3 opc field.
392 static inline unsigned getAM3Opc(AddrOpc Opc, unsigned char Offset) {
393 bool isSub = Opc == sub;
394 return ((int)isSub << 8) | Offset;
396 static inline unsigned char getAM3Offset(unsigned AM3Opc) {
397 return AM3Opc & 0xFF;
399 static inline AddrOpc getAM3Op(unsigned AM3Opc) {
400 return ((AM3Opc >> 8) & 1) ? sub : add;
403 //===--------------------------------------------------------------------===//
404 // Addressing Mode #4
405 //===--------------------------------------------------------------------===//
407 // This is used for load / store multiple instructions.
409 // addrmode4 := reg, <mode>
411 // The four modes are:
412 // IA - Increment after
413 // IB - Increment before
414 // DA - Decrement after
415 // DB - Decrement before
417 // If the 4th bit (writeback)is set, then the base register is updated after
418 // the memory transfer.
420 static inline AMSubMode getAM4SubMode(unsigned Mode) {
421 return (AMSubMode)(Mode & 0x7);
424 static inline unsigned getAM4ModeImm(AMSubMode SubMode, bool WB = false) {
425 return (int)SubMode | ((int)WB << 3);
428 static inline bool getAM4WBFlag(unsigned Mode) {
429 return (Mode >> 3) & 1;
432 //===--------------------------------------------------------------------===//
433 // Addressing Mode #5
434 //===--------------------------------------------------------------------===//
436 // This is used for coprocessor instructions, such as FP load/stores.
438 // addrmode5 := reg +/- imm8*4
440 // The first operand is always a Reg. The second operand encodes the
441 // operation in bit 8 and the immediate in bits 0-7.
443 // This is also used for FP load/store multiple ops. The second operand
444 // encodes the writeback mode in bit 8 and the number of registers (or 2
445 // times the number of registers for DPR ops) in bits 0-7. In addition,
446 // bits 9-11 encode one of the following two sub-modes:
448 // IA - Increment after
449 // DB - Decrement before
451 /// getAM5Opc - This function encodes the addrmode5 opc field.
452 static inline unsigned getAM5Opc(AddrOpc Opc, unsigned char Offset) {
453 bool isSub = Opc == sub;
454 return ((int)isSub << 8) | Offset;
456 static inline unsigned char getAM5Offset(unsigned AM5Opc) {
457 return AM5Opc & 0xFF;
459 static inline AddrOpc getAM5Op(unsigned AM5Opc) {
460 return ((AM5Opc >> 8) & 1) ? sub : add;
463 /// getAM5Opc - This function encodes the addrmode5 opc field for FLDM and
464 /// FSTM instructions.
465 static inline unsigned getAM5Opc(AMSubMode SubMode, bool WB,
466 unsigned char Offset) {
467 assert((SubMode == ia || SubMode == db) &&
468 "Illegal addressing mode 5 sub-mode!");
469 return ((int)SubMode << 9) | ((int)WB << 8) | Offset;
471 static inline AMSubMode getAM5SubMode(unsigned AM5Opc) {
472 return (AMSubMode)((AM5Opc >> 9) & 0x7);
474 static inline bool getAM5WBFlag(unsigned AM5Opc) {
475 return ((AM5Opc >> 8) & 1);
478 //===--------------------------------------------------------------------===//
479 // Addressing Mode #6
480 //===--------------------------------------------------------------------===//
482 // This is used for NEON load / store instructions.
484 // addrmode6 := reg with optional writeback
486 // This is stored in three operands [regaddr, regupdate, opc]. The first is
487 // the address register. The second register holds the value of a post-access
488 // increment for writeback or reg0 if no writeback or if the writeback
489 // increment is the size of the memory access. The third operand encodes
490 // whether there is writeback to the address register.
492 static inline unsigned getAM6Opc(bool WB = false) {
496 static inline bool getAM6WBFlag(unsigned Mode) {
500 } // end namespace ARM_AM
501 } // end namespace llvm