1 //===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the pass that transforms the ARM machine instructions into
11 // relocatable machine code.
13 //===----------------------------------------------------------------------===//
15 #define DEBUG_TYPE "jit"
17 #include "ARMAddressingModes.h"
18 #include "ARMConstantPoolValue.h"
19 #include "ARMInstrInfo.h"
20 #include "ARMRelocations.h"
21 #include "ARMSubtarget.h"
22 #include "ARMTargetMachine.h"
23 #include "llvm/Constants.h"
24 #include "llvm/DerivedTypes.h"
25 #include "llvm/Function.h"
26 #include "llvm/PassManager.h"
27 #include "llvm/CodeGen/MachineCodeEmitter.h"
28 #include "llvm/CodeGen/MachineConstantPool.h"
29 #include "llvm/CodeGen/MachineFunctionPass.h"
30 #include "llvm/CodeGen/MachineInstr.h"
31 #include "llvm/CodeGen/MachineJumpTableInfo.h"
32 #include "llvm/CodeGen/Passes.h"
33 #include "llvm/ADT/Statistic.h"
34 #include "llvm/Support/Compiler.h"
35 #include "llvm/Support/Debug.h"
41 STATISTIC(NumEmitted, "Number of machine instructions emitted");
44 class VISIBILITY_HIDDEN ARMCodeEmitter : public MachineFunctionPass {
46 const ARMInstrInfo *II;
49 MachineCodeEmitter &MCE;
50 const std::vector<MachineConstantPoolEntry> *MCPEs;
51 const std::vector<MachineJumpTableEntry> *MJTEs;
56 explicit ARMCodeEmitter(TargetMachine &tm, MachineCodeEmitter &mce)
57 : MachineFunctionPass(&ID), JTI(0), II(0), TD(0), TM(tm),
58 MCE(mce), MCPEs(0), MJTEs(0),
59 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
60 ARMCodeEmitter(TargetMachine &tm, MachineCodeEmitter &mce,
61 const ARMInstrInfo &ii, const TargetData &td)
62 : MachineFunctionPass(&ID), JTI(0), II(&ii), TD(&td), TM(tm),
63 MCE(mce), MCPEs(0), MJTEs(0),
64 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
66 bool runOnMachineFunction(MachineFunction &MF);
68 virtual const char *getPassName() const {
69 return "ARM Machine Code Emitter";
72 void emitInstruction(const MachineInstr &MI);
76 void emitWordLE(unsigned Binary);
78 void emitDWordLE(uint64_t Binary);
80 void emitConstPoolInstruction(const MachineInstr &MI);
82 void emitMOVi2piecesInstruction(const MachineInstr &MI);
84 void emitLEApcrelJTInstruction(const MachineInstr &MI);
86 void addPCLabel(unsigned LabelID);
88 void emitPseudoInstruction(const MachineInstr &MI);
90 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
91 const TargetInstrDesc &TID,
92 const MachineOperand &MO,
95 unsigned getMachineSoImmOpValue(unsigned SoImm);
97 unsigned getAddrModeSBit(const MachineInstr &MI,
98 const TargetInstrDesc &TID) const;
100 void emitDataProcessingInstruction(const MachineInstr &MI,
101 unsigned ImplicitRd = 0,
102 unsigned ImplicitRn = 0);
104 void emitLoadStoreInstruction(const MachineInstr &MI,
105 unsigned ImplicitRd = 0,
106 unsigned ImplicitRn = 0);
108 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
109 unsigned ImplicitRn = 0);
111 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
113 void emitMulFrmInstruction(const MachineInstr &MI);
115 void emitExtendInstruction(const MachineInstr &MI);
117 void emitMiscArithInstruction(const MachineInstr &MI);
119 void emitBranchInstruction(const MachineInstr &MI);
121 void emitInlineJumpTable(unsigned JTIndex);
123 void emitMiscBranchInstruction(const MachineInstr &MI);
125 void emitVFPArithInstruction(const MachineInstr &MI);
127 void emitVFPConversionInstruction(const MachineInstr &MI);
129 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
131 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
133 void emitMiscInstruction(const MachineInstr &MI);
135 /// getBinaryCodeForInstr - This function, generated by the
136 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
137 /// machine instructions.
139 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
141 /// getMachineOpValue - Return binary encoding of operand. If the machine
142 /// operand requires relocation, record the relocation and return zero.
143 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
144 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
145 return getMachineOpValue(MI, MI.getOperand(OpIdx));
148 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
150 unsigned getShiftOp(unsigned Imm) const ;
152 /// Routines that handle operands which add machine relocations which are
153 /// fixed up by the relocation stage.
154 void emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
155 bool NeedStub, intptr_t ACPV = 0);
156 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
157 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
158 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
159 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
160 intptr_t JTBase = 0);
162 char ARMCodeEmitter::ID = 0;
165 /// createARMCodeEmitterPass - Return a pass that emits the collected ARM code
166 /// to the specified MCE object.
167 FunctionPass *llvm::createARMCodeEmitterPass(ARMTargetMachine &TM,
168 MachineCodeEmitter &MCE) {
169 return new ARMCodeEmitter(TM, MCE);
172 bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
173 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
174 MF.getTarget().getRelocationModel() != Reloc::Static) &&
175 "JIT relocation model must be set to static or default!");
176 II = ((ARMTargetMachine&)MF.getTarget()).getInstrInfo();
177 TD = ((ARMTargetMachine&)MF.getTarget()).getTargetData();
178 JTI = ((ARMTargetMachine&)MF.getTarget()).getJITInfo();
179 MCPEs = &MF.getConstantPool()->getConstants();
180 MJTEs = &MF.getJumpTableInfo()->getJumpTables();
181 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
182 JTI->Initialize(MF, IsPIC);
185 DOUT << "JITTing function '" << MF.getFunction()->getName() << "'\n";
186 MCE.startFunction(MF);
187 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
189 MCE.StartMachineBasicBlock(MBB);
190 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
194 } while (MCE.finishFunction(MF));
199 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
201 unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
202 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
203 default: assert(0 && "Unknown shift opc!");
204 case ARM_AM::asr: return 2;
205 case ARM_AM::lsl: return 0;
206 case ARM_AM::lsr: return 1;
208 case ARM_AM::rrx: return 3;
213 /// getMachineOpValue - Return binary encoding of operand. If the machine
214 /// operand requires relocation, record the relocation and return zero.
215 unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
216 const MachineOperand &MO) {
218 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
220 return static_cast<unsigned>(MO.getImm());
221 else if (MO.isGlobal())
222 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true);
223 else if (MO.isSymbol())
224 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
225 else if (MO.isCPI()) {
226 const TargetInstrDesc &TID = MI.getDesc();
227 // For VFP load, the immediate offset is multiplied by 4.
228 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
229 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
230 emitConstPoolAddress(MO.getIndex(), Reloc);
231 } else if (MO.isJTI())
232 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
234 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
236 cerr << "ERROR: Unknown type of MachineOperand: " << MO << "\n";
242 /// emitGlobalAddress - Emit the specified address to the code stream.
244 void ARMCodeEmitter::emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
245 bool NeedStub, intptr_t ACPV) {
246 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(),
247 Reloc, GV, ACPV, NeedStub));
250 /// emitExternalSymbolAddress - Arrange for the address of an external symbol to
251 /// be emitted to the current location in the function, and allow it to be PC
253 void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
254 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
258 /// emitConstPoolAddress - Arrange for the address of an constant pool
259 /// to be emitted to the current location in the function, and allow it to be PC
261 void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
262 // Tell JIT emitter we'll resolve the address.
263 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
264 Reloc, CPI, 0, true));
267 /// emitJumpTableAddress - Arrange for the address of a jump table to
268 /// be emitted to the current location in the function, and allow it to be PC
270 void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
271 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
272 Reloc, JTIndex, 0, true));
275 /// emitMachineBasicBlock - Emit the specified address basic block.
276 void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
277 unsigned Reloc, intptr_t JTBase) {
278 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
282 void ARMCodeEmitter::emitWordLE(unsigned Binary) {
284 DOUT << " 0x" << std::hex << std::setw(8) << std::setfill('0')
285 << Binary << std::dec << "\n";
287 MCE.emitWordLE(Binary);
290 void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
292 DOUT << " 0x" << std::hex << std::setw(8) << std::setfill('0')
293 << (unsigned)Binary << std::dec << "\n";
294 DOUT << " 0x" << std::hex << std::setw(8) << std::setfill('0')
295 << (unsigned)(Binary >> 32) << std::dec << "\n";
297 MCE.emitDWordLE(Binary);
300 void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
301 DOUT << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI;
303 NumEmitted++; // Keep track of the # of mi's emitted
304 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
306 assert(0 && "Unhandled instruction encoding format!");
309 emitPseudoInstruction(MI);
312 case ARMII::DPSoRegFrm:
313 emitDataProcessingInstruction(MI);
317 emitLoadStoreInstruction(MI);
319 case ARMII::LdMiscFrm:
320 case ARMII::StMiscFrm:
321 emitMiscLoadStoreInstruction(MI);
323 case ARMII::LdStMulFrm:
324 emitLoadStoreMultipleInstruction(MI);
327 emitMulFrmInstruction(MI);
330 emitExtendInstruction(MI);
332 case ARMII::ArithMiscFrm:
333 emitMiscArithInstruction(MI);
336 emitBranchInstruction(MI);
338 case ARMII::BrMiscFrm:
339 emitMiscBranchInstruction(MI);
342 case ARMII::VFPUnaryFrm:
343 case ARMII::VFPBinaryFrm:
344 emitVFPArithInstruction(MI);
346 case ARMII::VFPConv1Frm:
347 case ARMII::VFPConv2Frm:
348 case ARMII::VFPConv3Frm:
349 case ARMII::VFPConv4Frm:
350 case ARMII::VFPConv5Frm:
351 emitVFPConversionInstruction(MI);
353 case ARMII::VFPLdStFrm:
354 emitVFPLoadStoreInstruction(MI);
356 case ARMII::VFPLdStMulFrm:
357 emitVFPLoadStoreMultipleInstruction(MI);
359 case ARMII::VFPMiscFrm:
360 emitMiscInstruction(MI);
365 void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
366 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
367 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
368 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
370 // Remember the CONSTPOOL_ENTRY address for later relocation.
371 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
373 // Emit constpool island entry. In most cases, the actual values will be
374 // resolved and relocated after code emission.
375 if (MCPE.isMachineConstantPoolEntry()) {
376 ARMConstantPoolValue *ACPV =
377 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
379 DOUT << " ** ARM constant pool #" << CPI << " @ "
380 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n';
382 GlobalValue *GV = ACPV->getGV();
384 assert(!ACPV->isStub() && "Don't know how to deal this yet!");
385 if (ACPV->isNonLazyPointer())
386 MCE.addRelocation(MachineRelocation::getIndirectSymbol(
387 MCE.getCurrentPCOffset(), ARM::reloc_arm_machine_cp_entry, GV,
388 (intptr_t)ACPV, false));
390 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
391 ACPV->isStub() || isa<Function>(GV), (intptr_t)ACPV);
393 assert(!ACPV->isNonLazyPointer() && "Don't know how to deal this yet!");
394 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
398 Constant *CV = MCPE.Val.ConstVal;
401 DOUT << " ** Constant pool #" << CPI << " @ "
402 << (void*)MCE.getCurrentPCValue() << " ";
403 if (const Function *F = dyn_cast<Function>(CV))
404 DOUT << F->getName();
410 if (GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
411 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV));
413 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
414 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
416 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
417 if (CFP->getType() == Type::FloatTy)
418 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
419 else if (CFP->getType() == Type::DoubleTy)
420 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
422 assert(0 && "Unable to handle this constantpool entry!");
426 assert(0 && "Unable to handle this constantpool entry!");
432 void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
433 const MachineOperand &MO0 = MI.getOperand(0);
434 const MachineOperand &MO1 = MI.getOperand(1);
435 assert(MO1.isImm() && "Not a valid so_imm value!");
436 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
437 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
439 // Emit the 'mov' instruction.
440 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
442 // Set the conditional execution predicate.
443 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
446 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
449 // Set bit I(25) to identify this is the immediate form of <shifter_op>
450 Binary |= 1 << ARMII::I_BitShift;
451 Binary |= getMachineSoImmOpValue(ARM_AM::getSOImmVal(V1));
454 // Now the 'orr' instruction.
455 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
457 // Set the conditional execution predicate.
458 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
461 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
464 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
467 // Set bit I(25) to identify this is the immediate form of <shifter_op>
468 Binary |= 1 << ARMII::I_BitShift;
469 Binary |= getMachineSoImmOpValue(ARM_AM::getSOImmVal(V2));
473 void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
474 // It's basically add r, pc, (LJTI - $+8)
476 const TargetInstrDesc &TID = MI.getDesc();
478 // Emit the 'add' instruction.
479 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
481 // Set the conditional execution predicate
482 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
484 // Encode S bit if MI modifies CPSR.
485 Binary |= getAddrModeSBit(MI, TID);
488 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
490 // Encode Rn which is PC.
491 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
493 // Encode the displacement.
494 // Set bit I(25) to identify this is the immediate form of <shifter_op>.
495 Binary |= 1 << ARMII::I_BitShift;
496 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
501 void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
502 DOUT << " ** LPC" << LabelID << " @ "
503 << (void*)MCE.getCurrentPCValue() << '\n';
504 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
507 void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
508 unsigned Opcode = MI.getDesc().Opcode;
512 case ARM::CONSTPOOL_ENTRY:
513 emitConstPoolInstruction(MI);
516 // Remember of the address of the PC label for relocation later.
517 addPCLabel(MI.getOperand(2).getImm());
518 // PICADD is just an add instruction that implicitly read pc.
519 emitDataProcessingInstruction(MI, 0, ARM::PC);
526 // Remember of the address of the PC label for relocation later.
527 addPCLabel(MI.getOperand(2).getImm());
528 // These are just load / store instructions that implicitly read pc.
529 emitLoadStoreInstruction(MI, 0, ARM::PC);
536 // Remember of the address of the PC label for relocation later.
537 addPCLabel(MI.getOperand(2).getImm());
538 // These are just load / store instructions that implicitly read pc.
539 emitMiscLoadStoreInstruction(MI, ARM::PC);
542 case ARM::MOVi2pieces:
543 // Two instructions to materialize a constant.
544 emitMOVi2piecesInstruction(MI);
546 case ARM::LEApcrelJT:
547 // Materialize jumptable address.
548 emitLEApcrelJTInstruction(MI);
554 unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
555 const TargetInstrDesc &TID,
556 const MachineOperand &MO,
558 unsigned Binary = getMachineOpValue(MI, MO);
560 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
561 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
562 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
564 // Encode the shift opcode.
566 unsigned Rs = MO1.getReg();
568 // Set shift operand (bit[7:4]).
573 // RRX - 0110 and bit[11:8] clear.
575 default: assert(0 && "Unknown shift opc!");
576 case ARM_AM::lsl: SBits = 0x1; break;
577 case ARM_AM::lsr: SBits = 0x3; break;
578 case ARM_AM::asr: SBits = 0x5; break;
579 case ARM_AM::ror: SBits = 0x7; break;
580 case ARM_AM::rrx: SBits = 0x6; break;
583 // Set shift operand (bit[6:4]).
589 default: assert(0 && "Unknown shift opc!");
590 case ARM_AM::lsl: SBits = 0x0; break;
591 case ARM_AM::lsr: SBits = 0x2; break;
592 case ARM_AM::asr: SBits = 0x4; break;
593 case ARM_AM::ror: SBits = 0x6; break;
596 Binary |= SBits << 4;
597 if (SOpc == ARM_AM::rrx)
600 // Encode the shift operation Rs or shift_imm (except rrx).
602 // Encode Rs bit[11:8].
603 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
605 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
608 // Encode shift_imm bit[11:7].
609 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
612 unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
613 // Encode rotate_imm.
614 unsigned Binary = (ARM_AM::getSOImmValRot(SoImm) >> 1)
615 << ARMII::SoRotImmShift;
618 Binary |= ARM_AM::getSOImmValImm(SoImm);
622 unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
623 const TargetInstrDesc &TID) const {
624 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
625 const MachineOperand &MO = MI.getOperand(i-1);
626 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
627 return 1 << ARMII::S_BitShift;
632 void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
634 unsigned ImplicitRn) {
635 const TargetInstrDesc &TID = MI.getDesc();
637 // Part of binary is determined by TableGn.
638 unsigned Binary = getBinaryCodeForInstr(MI);
640 // Set the conditional execution predicate
641 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
643 // Encode S bit if MI modifies CPSR.
644 Binary |= getAddrModeSBit(MI, TID);
646 // Encode register def if there is one.
647 unsigned NumDefs = TID.getNumDefs();
650 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
652 // Special handling for implicit use (e.g. PC).
653 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
654 << ARMII::RegRdShift);
656 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
657 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
660 // Encode first non-shifter register operand if there is one.
661 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
664 // Special handling for implicit use (e.g. PC).
665 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
666 << ARMII::RegRnShift);
668 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
673 // Encode shifter operand.
674 const MachineOperand &MO = MI.getOperand(OpIdx);
675 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
677 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
682 // Encode register Rm.
683 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
688 // Set bit I(25) to identify this is the immediate form of <shifter_op>.
689 Binary |= 1 << ARMII::I_BitShift;
690 Binary |= getMachineSoImmOpValue(MO.getImm());
695 void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
697 unsigned ImplicitRn) {
698 const TargetInstrDesc &TID = MI.getDesc();
699 unsigned Form = TID.TSFlags & ARMII::FormMask;
700 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
702 // Part of binary is determined by TableGn.
703 unsigned Binary = getBinaryCodeForInstr(MI);
705 // Set the conditional execution predicate
706 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
710 // Operand 0 of a pre- and post-indexed store is the address base
711 // writeback. Skip it.
712 bool Skipped = false;
713 if (IsPrePost && Form == ARMII::StFrm) {
720 // Special handling for implicit use (e.g. PC).
721 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
722 << ARMII::RegRdShift);
724 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
726 // Set second operand
728 // Special handling for implicit use (e.g. PC).
729 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
730 << ARMII::RegRnShift);
732 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
734 // If this is a two-address operand, skip it. e.g. LDR_PRE.
735 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
738 const MachineOperand &MO2 = MI.getOperand(OpIdx);
739 unsigned AM2Opc = (ImplicitRn == ARM::PC)
740 ? 0 : MI.getOperand(OpIdx+1).getImm();
742 // Set bit U(23) according to sign of immed value (positive or negative).
743 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
745 if (!MO2.getReg()) { // is immediate
746 if (ARM_AM::getAM2Offset(AM2Opc))
747 // Set the value of offset_12 field
748 Binary |= ARM_AM::getAM2Offset(AM2Opc);
753 // Set bit I(25), because this is not in immediate enconding.
754 Binary |= 1 << ARMII::I_BitShift;
755 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
756 // Set bit[3:0] to the corresponding Rm register
757 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
759 // If this instr is in scaled register offset/index instruction, set
760 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
761 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
762 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
763 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
769 void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
770 unsigned ImplicitRn) {
771 const TargetInstrDesc &TID = MI.getDesc();
772 unsigned Form = TID.TSFlags & ARMII::FormMask;
773 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
775 // Part of binary is determined by TableGn.
776 unsigned Binary = getBinaryCodeForInstr(MI);
778 // Set the conditional execution predicate
779 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
783 // Operand 0 of a pre- and post-indexed store is the address base
784 // writeback. Skip it.
785 bool Skipped = false;
786 if (IsPrePost && Form == ARMII::StMiscFrm) {
792 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
794 // Set second operand
796 // Special handling for implicit use (e.g. PC).
797 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
798 << ARMII::RegRnShift);
800 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
802 // If this is a two-address operand, skip it. e.g. LDRH_POST.
803 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
806 const MachineOperand &MO2 = MI.getOperand(OpIdx);
807 unsigned AM3Opc = (ImplicitRn == ARM::PC)
808 ? 0 : MI.getOperand(OpIdx+1).getImm();
810 // Set bit U(23) according to sign of immed value (positive or negative)
811 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
814 // If this instr is in register offset/index encoding, set bit[3:0]
815 // to the corresponding Rm register.
817 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
822 // This instr is in immediate offset/index encoding, set bit 22 to 1.
823 Binary |= 1 << ARMII::AM3_I_BitShift;
824 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
826 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
827 Binary |= (ImmOffs & 0xF); // immedL
833 static unsigned getAddrModeUPBits(unsigned Mode) {
836 // Set addressing mode by modifying bits U(23) and P(24)
837 // IA - Increment after - bit U = 1 and bit P = 0
838 // IB - Increment before - bit U = 1 and bit P = 1
839 // DA - Decrement after - bit U = 0 and bit P = 0
840 // DB - Decrement before - bit U = 0 and bit P = 1
842 default: assert(0 && "Unknown addressing sub-mode!");
843 case ARM_AM::da: break;
844 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
845 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
846 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
852 void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
853 // Part of binary is determined by TableGn.
854 unsigned Binary = getBinaryCodeForInstr(MI);
856 // Set the conditional execution predicate
857 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
859 // Set base address operand
860 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRnShift;
862 // Set addressing mode by modifying bits U(23) and P(24)
863 const MachineOperand &MO = MI.getOperand(1);
864 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
867 if (ARM_AM::getAM4WBFlag(MO.getImm()))
868 Binary |= 0x1 << ARMII::W_BitShift;
871 for (unsigned i = 4, e = MI.getNumOperands(); i != e; ++i) {
872 const MachineOperand &MO = MI.getOperand(i);
873 if (!MO.isReg() || MO.isImplicit())
875 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
876 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
878 Binary |= 0x1 << RegNum;
884 void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
885 const TargetInstrDesc &TID = MI.getDesc();
887 // Part of binary is determined by TableGn.
888 unsigned Binary = getBinaryCodeForInstr(MI);
890 // Set the conditional execution predicate
891 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
893 // Encode S bit if MI modifies CPSR.
894 Binary |= getAddrModeSBit(MI, TID);
896 // 32x32->64bit operations have two destination registers. The number
897 // of register definitions will tell us if that's what we're dealing with.
899 if (TID.getNumDefs() == 2)
900 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
903 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
906 Binary |= getMachineOpValue(MI, OpIdx++);
909 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
911 // Many multiple instructions (e.g. MLA) have three src operands. Encode
912 // it as Rn (for multiply, that's in the same offset as RdLo.
913 if (TID.getNumOperands() > OpIdx &&
914 !TID.OpInfo[OpIdx].isPredicate() &&
915 !TID.OpInfo[OpIdx].isOptionalDef())
916 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
921 void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
922 const TargetInstrDesc &TID = MI.getDesc();
924 // Part of binary is determined by TableGn.
925 unsigned Binary = getBinaryCodeForInstr(MI);
927 // Set the conditional execution predicate
928 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
933 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
935 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
936 const MachineOperand &MO2 = MI.getOperand(OpIdx);
938 // Two register operand form.
940 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
943 Binary |= getMachineOpValue(MI, MO2);
946 Binary |= getMachineOpValue(MI, MO1);
949 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
950 if (MI.getOperand(OpIdx).isImm() &&
951 !TID.OpInfo[OpIdx].isPredicate() &&
952 !TID.OpInfo[OpIdx].isOptionalDef())
953 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
958 void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
959 const TargetInstrDesc &TID = MI.getDesc();
961 // Part of binary is determined by TableGn.
962 unsigned Binary = getBinaryCodeForInstr(MI);
964 // Set the conditional execution predicate
965 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
970 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
972 const MachineOperand &MO = MI.getOperand(OpIdx++);
973 if (OpIdx == TID.getNumOperands() ||
974 TID.OpInfo[OpIdx].isPredicate() ||
975 TID.OpInfo[OpIdx].isOptionalDef()) {
976 // Encode Rm and it's done.
977 Binary |= getMachineOpValue(MI, MO);
983 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
986 Binary |= getMachineOpValue(MI, OpIdx++);
989 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
990 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
991 Binary |= ShiftAmt << ARMII::ShiftShift;
996 void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
997 const TargetInstrDesc &TID = MI.getDesc();
999 if (TID.Opcode == ARM::TPsoft)
1002 // Part of binary is determined by TableGn.
1003 unsigned Binary = getBinaryCodeForInstr(MI);
1005 // Set the conditional execution predicate
1006 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1008 // Set signed_immed_24 field
1009 Binary |= getMachineOpValue(MI, 0);
1014 void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
1015 // Remember the base address of the inline jump table.
1016 intptr_t JTBase = MCE.getCurrentPCValue();
1017 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
1018 DOUT << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase << '\n';
1020 // Now emit the jump table entries.
1021 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1022 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1024 // DestBB address - JT base.
1025 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
1027 // Absolute DestBB address.
1028 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1033 void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
1034 const TargetInstrDesc &TID = MI.getDesc();
1036 // Handle jump tables.
1037 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
1038 // First emit a ldr pc, [] instruction.
1039 emitDataProcessingInstruction(MI, ARM::PC);
1041 // Then emit the inline jump table.
1042 unsigned JTIndex = (TID.Opcode == ARM::BR_JTr)
1043 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1044 emitInlineJumpTable(JTIndex);
1046 } else if (TID.Opcode == ARM::BR_JTm) {
1047 // First emit a ldr pc, [] instruction.
1048 emitLoadStoreInstruction(MI, ARM::PC);
1050 // Then emit the inline jump table.
1051 emitInlineJumpTable(MI.getOperand(3).getIndex());
1055 // Part of binary is determined by TableGn.
1056 unsigned Binary = getBinaryCodeForInstr(MI);
1058 // Set the conditional execution predicate
1059 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1061 if (TID.Opcode == ARM::BX_RET)
1062 // The return register is LR.
1063 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
1065 // otherwise, set the return register
1066 Binary |= getMachineOpValue(MI, 0);
1071 static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
1072 unsigned RegD = MI.getOperand(OpIdx).getReg();
1073 unsigned Binary = 0;
1074 bool isSPVFP = false;
1075 RegD = ARMRegisterInfo::getRegisterNumbering(RegD, isSPVFP);
1077 Binary |= RegD << ARMII::RegRdShift;
1079 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1080 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1085 static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
1086 unsigned RegN = MI.getOperand(OpIdx).getReg();
1087 unsigned Binary = 0;
1088 bool isSPVFP = false;
1089 RegN = ARMRegisterInfo::getRegisterNumbering(RegN, isSPVFP);
1091 Binary |= RegN << ARMII::RegRnShift;
1093 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1094 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1099 static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1100 unsigned RegM = MI.getOperand(OpIdx).getReg();
1101 unsigned Binary = 0;
1102 bool isSPVFP = false;
1103 RegM = ARMRegisterInfo::getRegisterNumbering(RegM, isSPVFP);
1107 Binary |= ((RegM & 0x1E) >> 1);
1108 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
1113 void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
1114 const TargetInstrDesc &TID = MI.getDesc();
1116 // Part of binary is determined by TableGn.
1117 unsigned Binary = getBinaryCodeForInstr(MI);
1119 // Set the conditional execution predicate
1120 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1123 assert((Binary & ARMII::D_BitShift) == 0 &&
1124 (Binary & ARMII::N_BitShift) == 0 &&
1125 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1128 Binary |= encodeVFPRd(MI, OpIdx++);
1130 // If this is a two-address operand, skip it, e.g. FMACD.
1131 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1135 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
1136 Binary |= encodeVFPRn(MI, OpIdx++);
1138 if (OpIdx == TID.getNumOperands() ||
1139 TID.OpInfo[OpIdx].isPredicate() ||
1140 TID.OpInfo[OpIdx].isOptionalDef()) {
1141 // FCMPEZD etc. has only one operand.
1147 Binary |= encodeVFPRm(MI, OpIdx);
1152 void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
1153 const TargetInstrDesc &TID = MI.getDesc();
1154 unsigned Form = TID.TSFlags & ARMII::FormMask;
1156 // Part of binary is determined by TableGn.
1157 unsigned Binary = getBinaryCodeForInstr(MI);
1159 // Set the conditional execution predicate
1160 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1164 case ARMII::VFPConv1Frm:
1165 case ARMII::VFPConv2Frm:
1166 case ARMII::VFPConv3Frm:
1168 Binary |= encodeVFPRd(MI, 0);
1170 case ARMII::VFPConv4Frm:
1172 Binary |= encodeVFPRn(MI, 0);
1174 case ARMII::VFPConv5Frm:
1176 Binary |= encodeVFPRm(MI, 0);
1182 case ARMII::VFPConv1Frm:
1184 Binary |= encodeVFPRm(MI, 1);
1186 case ARMII::VFPConv2Frm:
1187 case ARMII::VFPConv3Frm:
1189 Binary |= encodeVFPRn(MI, 1);
1191 case ARMII::VFPConv4Frm:
1192 case ARMII::VFPConv5Frm:
1194 Binary |= encodeVFPRd(MI, 1);
1198 if (Form == ARMII::VFPConv5Frm)
1200 Binary |= encodeVFPRn(MI, 2);
1201 else if (Form == ARMII::VFPConv3Frm)
1203 Binary |= encodeVFPRm(MI, 2);
1208 void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
1209 // Part of binary is determined by TableGn.
1210 unsigned Binary = getBinaryCodeForInstr(MI);
1212 // Set the conditional execution predicate
1213 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1218 Binary |= encodeVFPRd(MI, OpIdx++);
1220 // Encode address base.
1221 const MachineOperand &Base = MI.getOperand(OpIdx++);
1222 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1224 // If there is a non-zero immediate offset, encode it.
1226 const MachineOperand &Offset = MI.getOperand(OpIdx);
1227 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1228 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1229 Binary |= 1 << ARMII::U_BitShift;
1236 // If immediate offset is omitted, default to +0.
1237 Binary |= 1 << ARMII::U_BitShift;
1243 ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
1244 // Part of binary is determined by TableGn.
1245 unsigned Binary = getBinaryCodeForInstr(MI);
1247 // Set the conditional execution predicate
1248 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1250 // Set base address operand
1251 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRnShift;
1253 // Set addressing mode by modifying bits U(23) and P(24)
1254 const MachineOperand &MO = MI.getOperand(1);
1255 Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm()));
1258 if (ARM_AM::getAM5WBFlag(MO.getImm()))
1259 Binary |= 0x1 << ARMII::W_BitShift;
1261 // First register is encoded in Dd.
1262 Binary |= encodeVFPRd(MI, 4);
1264 // Number of registers are encoded in offset field.
1265 unsigned NumRegs = 1;
1266 for (unsigned i = 5, e = MI.getNumOperands(); i != e; ++i) {
1267 const MachineOperand &MO = MI.getOperand(i);
1268 if (!MO.isReg() || MO.isImplicit())
1272 Binary |= NumRegs * 2;
1277 void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
1278 // Part of binary is determined by TableGn.
1279 unsigned Binary = getBinaryCodeForInstr(MI);
1281 // Set the conditional execution predicate
1282 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1287 #include "ARMGenCodeEmitter.inc"