1 //===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the ARM implementation of the TargetInstrInfo class.
12 //===----------------------------------------------------------------------===//
14 #ifndef ARMINSTRUCTIONINFO_H
15 #define ARMINSTRUCTIONINFO_H
17 #include "llvm/Target/TargetInstrInfo.h"
18 #include "ARMRegisterInfo.h"
24 /// ARMII - This namespace holds all of the target specific flags that
25 /// instruction info tracks.
29 //===------------------------------------------------------------------===//
32 //===------------------------------------------------------------------===//
33 // This four-bit field describes the addressing mode used.
45 AddrModeTs = 9, // i8 * 4 for pc and sp relative data
47 // Size* - Flags to keep track of the size of an instruction.
49 SizeMask = 7 << SizeShift,
50 SizeSpecial = 1, // 0 byte pseudo or special case.
55 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
58 IndexModeMask = 3 << IndexModeShift,
62 //===------------------------------------------------------------------===//
65 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
66 // it doesn't have a Rn operand.
69 //===------------------------------------------------------------------===//
70 // Instruction encoding formats.
73 FormMask = 0x1f << FormShift,
75 // Pseudo instructions
76 Pseudo = 0 << FormShift,
78 // Multiply instructions
79 MulFrm = 1 << FormShift,
81 // Branch instructions
82 BrFrm = 2 << FormShift,
83 BrMiscFrm = 3 << FormShift,
85 // Data Processing instructions
86 DPFrm = 4 << FormShift,
87 DPSoRegFrm = 5 << FormShift,
90 LdFrm = 6 << FormShift,
91 StFrm = 7 << FormShift,
92 LdMiscFrm = 8 << FormShift,
93 StMiscFrm = 9 << FormShift,
94 LdStMulFrm = 10 << FormShift,
96 // Miscellaneous arithmetic instructions
97 ArithMiscFrm = 11 << FormShift,
99 // Extend instructions
100 ExtFrm = 12 << FormShift,
103 VFPUnaryFrm = 13 << FormShift,
104 VFPBinaryFrm = 14 << FormShift,
105 VFPConv1Frm = 15 << FormShift,
106 VFPConv2Frm = 16 << FormShift,
107 VFPConv3Frm = 17 << FormShift,
108 VFPConv4Frm = 18 << FormShift,
109 VFPConv5Frm = 19 << FormShift,
110 VFPLdStFrm = 20 << FormShift,
111 VFPLdStMulFrm = 21 << FormShift,
112 VFPMiscFrm = 22 << FormShift,
115 ThumbFrm = 23 << FormShift,
117 //===------------------------------------------------------------------===//
118 // Field shifts - such shifts are used to set field while generating
119 // machine instructions.
143 class ARMInstrInfo : public TargetInstrInfoImpl {
144 const ARMRegisterInfo RI;
146 explicit ARMInstrInfo(const ARMSubtarget &STI);
148 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
149 /// such, whenever a client has an instance of instruction info, it should
150 /// always be able to get register info as well (through this method).
152 virtual const ARMRegisterInfo &getRegisterInfo() const { return RI; }
154 /// getPointerRegClass - Return the register class to use to hold pointers.
155 /// This is used for addressing modes.
156 virtual const TargetRegisterClass *getPointerRegClass() const;
158 /// Return true if the instruction is a register to register move and return
159 /// the source and dest operands and their sub-register indices by reference.
160 virtual bool isMoveInstr(const MachineInstr &MI,
161 unsigned &SrcReg, unsigned &DstReg,
162 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
164 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
165 int &FrameIndex) const;
166 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
167 int &FrameIndex) const;
169 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
170 unsigned DestReg, const MachineInstr *Orig) const;
172 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
173 MachineBasicBlock::iterator &MBBI,
174 LiveVariables *LV) const;
177 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
178 MachineBasicBlock *&FBB,
179 SmallVectorImpl<MachineOperand> &Cond) const;
180 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
181 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
182 MachineBasicBlock *FBB,
183 const SmallVectorImpl<MachineOperand> &Cond) const;
184 virtual bool copyRegToReg(MachineBasicBlock &MBB,
185 MachineBasicBlock::iterator I,
186 unsigned DestReg, unsigned SrcReg,
187 const TargetRegisterClass *DestRC,
188 const TargetRegisterClass *SrcRC) const;
189 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
190 MachineBasicBlock::iterator MBBI,
191 unsigned SrcReg, bool isKill, int FrameIndex,
192 const TargetRegisterClass *RC) const;
194 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
195 SmallVectorImpl<MachineOperand> &Addr,
196 const TargetRegisterClass *RC,
197 SmallVectorImpl<MachineInstr*> &NewMIs) const;
199 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
200 MachineBasicBlock::iterator MBBI,
201 unsigned DestReg, int FrameIndex,
202 const TargetRegisterClass *RC) const;
204 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
205 SmallVectorImpl<MachineOperand> &Addr,
206 const TargetRegisterClass *RC,
207 SmallVectorImpl<MachineInstr*> &NewMIs) const;
208 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
209 MachineBasicBlock::iterator MI,
210 const std::vector<CalleeSavedInfo> &CSI) const;
211 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
212 MachineBasicBlock::iterator MI,
213 const std::vector<CalleeSavedInfo> &CSI) const;
215 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
217 const SmallVectorImpl<unsigned> &Ops,
218 int FrameIndex) const;
220 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
222 const SmallVectorImpl<unsigned> &Ops,
223 MachineInstr* LoadMI) const {
227 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
228 const SmallVectorImpl<unsigned> &Ops) const;
230 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
232 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
234 // Predication support.
235 virtual bool isPredicated(const MachineInstr *MI) const;
237 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
238 int PIdx = MI->findFirstPredOperandIdx();
239 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
244 bool PredicateInstruction(MachineInstr *MI,
245 const SmallVectorImpl<MachineOperand> &Pred) const;
248 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
249 const SmallVectorImpl<MachineOperand> &Pred2) const;
251 virtual bool DefinesPredicate(MachineInstr *MI,
252 std::vector<MachineOperand> &Pred) const;
254 /// GetInstSize - Returns the size of the specified MachineInstr.
256 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;