1 //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file describes the ARM instructions in TableGen format.
12 //===----------------------------------------------------------------------===//
14 //===----------------------------------------------------------------------===//
15 // ARM specific DAG Nodes.
19 def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20 def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
22 def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
24 def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
26 def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
30 def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
33 def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
37 def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
41 def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
47 def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
51 def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
53 def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
56 def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
57 def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
59 def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
61 def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
63 def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
65 def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
68 def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
70 def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
74 def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
75 def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
76 def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
77 def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
79 def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
80 [SDNPHasChain, SDNPOutGlue]>;
81 def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
82 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
84 def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
85 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
87 def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
88 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
90 def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
91 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
94 def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
95 [SDNPHasChain, SDNPOptInGlue]>;
97 def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
100 def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
103 def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
105 def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
108 def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
111 def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
114 def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
115 [SDNPOutGlue, SDNPCommutative]>;
117 def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119 def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120 def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121 def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
123 def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
124 def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
126 def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128 def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
132 def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
134 def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
136 def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
139 def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
141 def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
145 def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
147 //===----------------------------------------------------------------------===//
148 // ARM Instruction Predicate Definitions.
150 def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
152 def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153 def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
154 def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156 def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
158 def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
159 def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
161 def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
162 def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
164 def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
165 def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167 def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169 def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171 def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173 def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
175 def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
176 AssemblerPredicate<"FeatureT2XtPk">;
177 def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
178 AssemblerPredicate<"FeatureDSPThumb2">;
179 def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
180 AssemblerPredicate<"FeatureDB">;
181 def HasMP : Predicate<"Subtarget->hasMPExtension()">,
182 AssemblerPredicate<"FeatureMP">;
183 def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
184 def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
185 def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
187 def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
188 def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190 def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
192 def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193 def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
195 // FIXME: Eventually this will be just "hasV6T2Ops".
196 def UseMovt : Predicate<"Subtarget->useMovt()">;
197 def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
198 def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
200 //===----------------------------------------------------------------------===//
201 // ARM Flag Definitions.
203 class RegConstraint<string C> {
204 string Constraints = C;
207 //===----------------------------------------------------------------------===//
208 // ARM specific transformation functions and pattern fragments.
211 // so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212 // so_imm_neg def below.
213 def so_imm_neg_XFORM : SDNodeXForm<imm, [{
214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
217 // so_imm_not_XFORM - Return a so_imm value packed into the format described for
218 // so_imm_not def below.
219 def so_imm_not_XFORM : SDNodeXForm<imm, [{
220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
223 /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
224 def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
228 /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
229 def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
236 }], so_imm_neg_XFORM>;
240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
241 }], so_imm_not_XFORM>;
243 // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244 def sext_16_node : PatLeaf<(i32 GPR:$a), [{
245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
248 /// Split a 32-bit immediate into two 16 bit parts.
249 def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
253 def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
258 /// imm0_65535 - An immediate is in the range [0.65535].
259 def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
260 def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
261 return Imm >= 0 && Imm < 65536;
263 let ParserMatchClass = Imm0_65535AsmOperand;
266 class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267 class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
269 /// adde and sube predicates - True based on whether the carry flag output
270 /// will be needed or not.
271 def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274 def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277 def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280 def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
284 // An 'and' node with a single use.
285 def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
289 // An 'xor' node with a single use.
290 def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
294 // An 'fmul' node with a single use.
295 def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
299 // An 'fadd' node which checks for single non-hazardous use.
300 def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
304 // An 'fsub' node which checks for single non-hazardous use.
305 def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
309 //===----------------------------------------------------------------------===//
310 // Operand Definitions.
314 // FIXME: rename brtarget to t2_brtarget
315 def brtarget : Operand<OtherVT> {
316 let EncoderMethod = "getBranchTargetOpValue";
319 // FIXME: get rid of this one?
320 def uncondbrtarget : Operand<OtherVT> {
321 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
324 // Branch target for ARM. Handles conditional/unconditional
325 def br_target : Operand<OtherVT> {
326 let EncoderMethod = "getARMBranchTargetOpValue";
330 // FIXME: rename bltarget to t2_bl_target?
331 def bltarget : Operand<i32> {
332 // Encoded the same as branch targets.
333 let EncoderMethod = "getBranchTargetOpValue";
336 // Call target for ARM. Handles conditional/unconditional
337 // FIXME: rename bl_target to t2_bltarget?
338 def bl_target : Operand<i32> {
339 // Encoded the same as branch targets.
340 let EncoderMethod = "getARMBranchTargetOpValue";
344 // A list of registers separated by comma. Used by load/store multiple.
345 def RegListAsmOperand : AsmOperandClass {
346 let Name = "RegList";
347 let SuperClasses = [];
350 def DPRRegListAsmOperand : AsmOperandClass {
351 let Name = "DPRRegList";
352 let SuperClasses = [];
355 def SPRRegListAsmOperand : AsmOperandClass {
356 let Name = "SPRRegList";
357 let SuperClasses = [];
360 def reglist : Operand<i32> {
361 let EncoderMethod = "getRegisterListOpValue";
362 let ParserMatchClass = RegListAsmOperand;
363 let PrintMethod = "printRegisterList";
366 def dpr_reglist : Operand<i32> {
367 let EncoderMethod = "getRegisterListOpValue";
368 let ParserMatchClass = DPRRegListAsmOperand;
369 let PrintMethod = "printRegisterList";
372 def spr_reglist : Operand<i32> {
373 let EncoderMethod = "getRegisterListOpValue";
374 let ParserMatchClass = SPRRegListAsmOperand;
375 let PrintMethod = "printRegisterList";
378 // An operand for the CONSTPOOL_ENTRY pseudo-instruction.
379 def cpinst_operand : Operand<i32> {
380 let PrintMethod = "printCPInstOperand";
384 def pclabel : Operand<i32> {
385 let PrintMethod = "printPCLabel";
388 // ADR instruction labels.
389 def adrlabel : Operand<i32> {
390 let EncoderMethod = "getAdrLabelOpValue";
393 def neon_vcvt_imm32 : Operand<i32> {
394 let EncoderMethod = "getNEONVcvtImm32OpValue";
397 // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
398 def rot_imm : Operand<i32>, ImmLeaf<i32, [{
399 int32_t v = (int32_t)Imm;
400 return v == 8 || v == 16 || v == 24; }]> {
401 let EncoderMethod = "getRotImmOpValue";
404 def ShifterAsmOperand : AsmOperandClass {
405 let Name = "Shifter";
406 let SuperClasses = [];
409 // shift_imm: An integer that encodes a shift amount and the type of shift
410 // (currently either asr or lsl) using the same encoding used for the
411 // immediates in so_reg operands.
412 def shift_imm : Operand<i32> {
413 let PrintMethod = "printShiftImmOperand";
414 let ParserMatchClass = ShifterAsmOperand;
417 def ShiftedRegAsmOperand : AsmOperandClass {
418 let Name = "ShiftedReg";
421 // shifter_operand operands: so_reg and so_imm.
422 def so_reg : Operand<i32>, // reg reg imm
423 ComplexPattern<i32, 3, "SelectShifterOperandReg",
424 [shl,srl,sra,rotr]> {
425 let EncoderMethod = "getSORegOpValue";
426 let PrintMethod = "printSORegOperand";
427 let ParserMatchClass = ShiftedRegAsmOperand;
428 let MIOperandInfo = (ops GPR, GPR, shift_imm);
430 // FIXME: Does this need to be distinct from so_reg?
431 def shift_so_reg : Operand<i32>, // reg reg imm
432 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
433 [shl,srl,sra,rotr]> {
434 let EncoderMethod = "getSORegOpValue";
435 let PrintMethod = "printSORegOperand";
436 let MIOperandInfo = (ops GPR, GPR, shift_imm);
439 // so_imm - Match a 32-bit shifter_operand immediate operand, which is an
440 // 8-bit immediate rotated by an arbitrary number of bits.
441 def so_imm : Operand<i32>, ImmLeaf<i32, [{
442 return ARM_AM::getSOImmVal(Imm) != -1;
444 let EncoderMethod = "getSOImmOpValue";
447 // Break so_imm's up into two pieces. This handles immediates with up to 16
448 // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
449 // get the first/second pieces.
450 def so_imm2part : PatLeaf<(imm), [{
451 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
454 /// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
456 def arm_i32imm : PatLeaf<(imm), [{
457 if (Subtarget->hasV6T2Ops())
459 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
462 /// imm0_7 predicate - Immediate in the range [0,31].
463 def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
464 def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
465 return Imm >= 0 && Imm < 8;
467 let ParserMatchClass = Imm0_7AsmOperand;
470 /// imm0_15 predicate - Immediate in the range [0,31].
471 def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
472 def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
473 return Imm >= 0 && Imm < 16;
475 let ParserMatchClass = Imm0_15AsmOperand;
478 /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
479 def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
480 return Imm >= 0 && Imm < 32;
483 /// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
484 def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
485 return Imm >= 0 && Imm < 32;
487 let EncoderMethod = "getImmMinusOneOpValue";
490 // i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
491 // The imm is split into imm{15-12}, imm{11-0}
493 def i32imm_hilo16 : Operand<i32> {
494 let EncoderMethod = "getHiLo16ImmOpValue";
497 /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
499 def bf_inv_mask_imm : Operand<i32>,
501 return ARM::isBitFieldInvertedMask(N->getZExtValue());
503 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
504 let PrintMethod = "printBitfieldInvMaskImmOperand";
507 /// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
508 def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
509 return isInt<5>(Imm);
512 /// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
513 def width_imm : Operand<i32>, ImmLeaf<i32, [{
514 return Imm > 0 && Imm <= 32;
516 let EncoderMethod = "getMsbOpValue";
519 def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
520 return Imm > 0 && Imm <= 32;
522 let EncoderMethod = "getSsatBitPosValue";
525 // Define ARM specific addressing modes.
527 def MemMode2AsmOperand : AsmOperandClass {
528 let Name = "MemMode2";
529 let SuperClasses = [];
530 let ParserMethod = "tryParseMemMode2Operand";
533 def MemMode3AsmOperand : AsmOperandClass {
534 let Name = "MemMode3";
535 let SuperClasses = [];
536 let ParserMethod = "tryParseMemMode3Operand";
539 // addrmode_imm12 := reg +/- imm12
541 def addrmode_imm12 : Operand<i32>,
542 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
543 // 12-bit immediate operand. Note that instructions using this encode
544 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
545 // immediate values are as normal.
547 let EncoderMethod = "getAddrModeImm12OpValue";
548 let PrintMethod = "printAddrModeImm12Operand";
549 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
551 // ldst_so_reg := reg +/- reg shop imm
553 def ldst_so_reg : Operand<i32>,
554 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
555 let EncoderMethod = "getLdStSORegOpValue";
556 // FIXME: Simplify the printer
557 let PrintMethod = "printAddrMode2Operand";
558 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
561 // addrmode2 := reg +/- imm12
562 // := reg +/- reg shop imm
564 def addrmode2 : Operand<i32>,
565 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
566 let EncoderMethod = "getAddrMode2OpValue";
567 let PrintMethod = "printAddrMode2Operand";
568 let ParserMatchClass = MemMode2AsmOperand;
569 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
572 def am2offset : Operand<i32>,
573 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
574 [], [SDNPWantRoot]> {
575 let EncoderMethod = "getAddrMode2OffsetOpValue";
576 let PrintMethod = "printAddrMode2OffsetOperand";
577 let MIOperandInfo = (ops GPR, i32imm);
580 // addrmode3 := reg +/- reg
581 // addrmode3 := reg +/- imm8
583 def addrmode3 : Operand<i32>,
584 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
585 let EncoderMethod = "getAddrMode3OpValue";
586 let PrintMethod = "printAddrMode3Operand";
587 let ParserMatchClass = MemMode3AsmOperand;
588 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
591 def am3offset : Operand<i32>,
592 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
593 [], [SDNPWantRoot]> {
594 let EncoderMethod = "getAddrMode3OffsetOpValue";
595 let PrintMethod = "printAddrMode3OffsetOperand";
596 let MIOperandInfo = (ops GPR, i32imm);
599 // ldstm_mode := {ia, ib, da, db}
601 def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
602 let EncoderMethod = "getLdStmModeOpValue";
603 let PrintMethod = "printLdStmModeOperand";
606 def MemMode5AsmOperand : AsmOperandClass {
607 let Name = "MemMode5";
608 let SuperClasses = [];
611 // addrmode5 := reg +/- imm8*4
613 def addrmode5 : Operand<i32>,
614 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
615 let PrintMethod = "printAddrMode5Operand";
616 let MIOperandInfo = (ops GPR:$base, i32imm);
617 let ParserMatchClass = MemMode5AsmOperand;
618 let EncoderMethod = "getAddrMode5OpValue";
621 // addrmode6 := reg with optional alignment
623 def addrmode6 : Operand<i32>,
624 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
625 let PrintMethod = "printAddrMode6Operand";
626 let MIOperandInfo = (ops GPR:$addr, i32imm);
627 let EncoderMethod = "getAddrMode6AddressOpValue";
630 def am6offset : Operand<i32>,
631 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
632 [], [SDNPWantRoot]> {
633 let PrintMethod = "printAddrMode6OffsetOperand";
634 let MIOperandInfo = (ops GPR);
635 let EncoderMethod = "getAddrMode6OffsetOpValue";
638 // Special version of addrmode6 to handle alignment encoding for VST1/VLD1
639 // (single element from one lane) for size 32.
640 def addrmode6oneL32 : Operand<i32>,
641 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
642 let PrintMethod = "printAddrMode6Operand";
643 let MIOperandInfo = (ops GPR:$addr, i32imm);
644 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
647 // Special version of addrmode6 to handle alignment encoding for VLD-dup
648 // instructions, specifically VLD4-dup.
649 def addrmode6dup : Operand<i32>,
650 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
651 let PrintMethod = "printAddrMode6Operand";
652 let MIOperandInfo = (ops GPR:$addr, i32imm);
653 let EncoderMethod = "getAddrMode6DupAddressOpValue";
656 // addrmodepc := pc + reg
658 def addrmodepc : Operand<i32>,
659 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
660 let PrintMethod = "printAddrModePCOperand";
661 let MIOperandInfo = (ops GPR, i32imm);
664 def MemMode7AsmOperand : AsmOperandClass {
665 let Name = "MemMode7";
666 let SuperClasses = [];
670 // Used by load/store exclusive instructions. Useful to enable right assembly
671 // parsing and printing. Not used for any codegen matching.
673 def addrmode7 : Operand<i32> {
674 let PrintMethod = "printAddrMode7Operand";
675 let MIOperandInfo = (ops GPR);
676 let ParserMatchClass = MemMode7AsmOperand;
679 def nohash_imm : Operand<i32> {
680 let PrintMethod = "printNoHashImmediate";
683 def CoprocNumAsmOperand : AsmOperandClass {
684 let Name = "CoprocNum";
685 let SuperClasses = [];
686 let ParserMethod = "tryParseCoprocNumOperand";
689 def CoprocRegAsmOperand : AsmOperandClass {
690 let Name = "CoprocReg";
691 let SuperClasses = [];
692 let ParserMethod = "tryParseCoprocRegOperand";
695 def p_imm : Operand<i32> {
696 let PrintMethod = "printPImmediate";
697 let ParserMatchClass = CoprocNumAsmOperand;
700 def c_imm : Operand<i32> {
701 let PrintMethod = "printCImmediate";
702 let ParserMatchClass = CoprocRegAsmOperand;
705 //===----------------------------------------------------------------------===//
707 include "ARMInstrFormats.td"
709 //===----------------------------------------------------------------------===//
710 // Multiclass helpers...
713 /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
714 /// binop that produces a value.
715 multiclass AsI1_bin_irs<bits<4> opcod, string opc,
716 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
717 PatFrag opnode, string baseOpc, bit Commutable = 0> {
718 // The register-immediate version is re-materializable. This is useful
719 // in particular for taking the address of a local.
720 let isReMaterializable = 1 in {
721 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
722 iii, opc, "\t$Rd, $Rn, $imm",
723 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
728 let Inst{19-16} = Rn;
729 let Inst{15-12} = Rd;
730 let Inst{11-0} = imm;
733 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
734 iir, opc, "\t$Rd, $Rn, $Rm",
735 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
740 let isCommutable = Commutable;
741 let Inst{19-16} = Rn;
742 let Inst{15-12} = Rd;
743 let Inst{11-4} = 0b00000000;
746 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
747 iis, opc, "\t$Rd, $Rn, $shift",
748 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
753 let Inst{19-16} = Rn;
754 let Inst{15-12} = Rd;
755 let Inst{11-0} = shift;
758 // Assembly aliases for optional destination operand when it's the same
759 // as the source operand.
760 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
761 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
762 so_imm:$imm, pred:$p,
765 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
766 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
770 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
771 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
772 so_reg:$shift, pred:$p,
777 /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
778 /// instruction modifies the CPSR register.
779 let isCodeGenOnly = 1, Defs = [CPSR] in {
780 multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
781 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
782 PatFrag opnode, bit Commutable = 0> {
783 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
784 iii, opc, "\t$Rd, $Rn, $imm",
785 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
791 let Inst{19-16} = Rn;
792 let Inst{15-12} = Rd;
793 let Inst{11-0} = imm;
795 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
796 iir, opc, "\t$Rd, $Rn, $Rm",
797 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
801 let isCommutable = Commutable;
804 let Inst{19-16} = Rn;
805 let Inst{15-12} = Rd;
806 let Inst{11-4} = 0b00000000;
809 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
810 iis, opc, "\t$Rd, $Rn, $shift",
811 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
817 let Inst{19-16} = Rn;
818 let Inst{15-12} = Rd;
819 let Inst{11-0} = shift;
824 /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
825 /// patterns. Similar to AsI1_bin_irs except the instruction does not produce
826 /// a explicit result, only implicitly set CPSR.
827 let isCompare = 1, Defs = [CPSR] in {
828 multiclass AI1_cmp_irs<bits<4> opcod, string opc,
829 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
830 PatFrag opnode, bit Commutable = 0> {
831 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
833 [(opnode GPR:$Rn, so_imm:$imm)]> {
838 let Inst{19-16} = Rn;
839 let Inst{15-12} = 0b0000;
840 let Inst{11-0} = imm;
842 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
844 [(opnode GPR:$Rn, GPR:$Rm)]> {
847 let isCommutable = Commutable;
850 let Inst{19-16} = Rn;
851 let Inst{15-12} = 0b0000;
852 let Inst{11-4} = 0b00000000;
855 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
856 opc, "\t$Rn, $shift",
857 [(opnode GPR:$Rn, so_reg:$shift)]> {
862 let Inst{19-16} = Rn;
863 let Inst{15-12} = 0b0000;
864 let Inst{11-0} = shift;
869 /// AI_ext_rrot - A unary operation with two forms: one whose operand is a
870 /// register and one whose operand is a register rotated by 8/16/24.
871 /// FIXME: Remove the 'r' variant. Its rot_imm is zero.
872 multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
873 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
874 IIC_iEXTr, opc, "\t$Rd, $Rm",
875 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
876 Requires<[IsARM, HasV6]> {
879 let Inst{19-16} = 0b1111;
880 let Inst{15-12} = Rd;
881 let Inst{11-10} = 0b00;
884 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
885 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
886 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
887 Requires<[IsARM, HasV6]> {
891 let Inst{19-16} = 0b1111;
892 let Inst{15-12} = Rd;
893 let Inst{11-10} = rot;
898 multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
899 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
900 IIC_iEXTr, opc, "\t$Rd, $Rm",
901 [/* For disassembly only; pattern left blank */]>,
902 Requires<[IsARM, HasV6]> {
903 let Inst{19-16} = 0b1111;
904 let Inst{11-10} = 0b00;
906 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
907 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
908 [/* For disassembly only; pattern left blank */]>,
909 Requires<[IsARM, HasV6]> {
911 let Inst{19-16} = 0b1111;
912 let Inst{11-10} = rot;
916 /// AI_exta_rrot - A binary operation with two forms: one whose operand is a
917 /// register and one whose operand is a register rotated by 8/16/24.
918 multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
919 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
920 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
921 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
922 Requires<[IsARM, HasV6]> {
926 let Inst{19-16} = Rn;
927 let Inst{15-12} = Rd;
928 let Inst{11-10} = 0b00;
929 let Inst{9-4} = 0b000111;
932 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
934 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
935 [(set GPR:$Rd, (opnode GPR:$Rn,
936 (rotr GPR:$Rm, rot_imm:$rot)))]>,
937 Requires<[IsARM, HasV6]> {
942 let Inst{19-16} = Rn;
943 let Inst{15-12} = Rd;
944 let Inst{11-10} = rot;
945 let Inst{9-4} = 0b000111;
950 // For disassembly only.
951 multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
952 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
953 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
954 [/* For disassembly only; pattern left blank */]>,
955 Requires<[IsARM, HasV6]> {
956 let Inst{11-10} = 0b00;
958 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
960 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
961 [/* For disassembly only; pattern left blank */]>,
962 Requires<[IsARM, HasV6]> {
965 let Inst{19-16} = Rn;
966 let Inst{11-10} = rot;
970 /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
971 multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
972 string baseOpc, bit Commutable = 0> {
973 let Uses = [CPSR] in {
974 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
975 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
976 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
982 let Inst{15-12} = Rd;
983 let Inst{19-16} = Rn;
984 let Inst{11-0} = imm;
986 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
987 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
988 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
993 let Inst{11-4} = 0b00000000;
995 let isCommutable = Commutable;
997 let Inst{15-12} = Rd;
998 let Inst{19-16} = Rn;
1000 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1001 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1002 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
1008 let Inst{11-0} = shift;
1009 let Inst{15-12} = Rd;
1010 let Inst{19-16} = Rn;
1013 // Assembly aliases for optional destination operand when it's the same
1014 // as the source operand.
1015 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1016 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1017 so_imm:$imm, pred:$p,
1020 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1021 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1025 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1026 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
1027 so_reg:$shift, pred:$p,
1032 // Carry setting variants
1033 // NOTE: CPSR def omitted because it will be handled by the custom inserter.
1034 let usesCustomInserter = 1 in {
1035 multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
1036 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1038 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
1039 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1041 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1042 let isCommutable = Commutable;
1044 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1046 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
1050 let canFoldAsLoad = 1, isReMaterializable = 1 in {
1051 multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
1052 InstrItinClass iir, PatFrag opnode> {
1053 // Note: We use the complex addrmode_imm12 rather than just an input
1054 // GPR and a constrained immediate so that we can use this to match
1055 // frame index references and avoid matching constant pool references.
1056 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1057 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1058 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
1061 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1062 let Inst{19-16} = addr{16-13}; // Rn
1063 let Inst{15-12} = Rt;
1064 let Inst{11-0} = addr{11-0}; // imm12
1066 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
1067 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1068 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
1071 let shift{4} = 0; // Inst{4} = 0
1072 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1073 let Inst{19-16} = shift{16-13}; // Rn
1074 let Inst{15-12} = Rt;
1075 let Inst{11-0} = shift{11-0};
1080 multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
1081 InstrItinClass iir, PatFrag opnode> {
1082 // Note: We use the complex addrmode_imm12 rather than just an input
1083 // GPR and a constrained immediate so that we can use this to match
1084 // frame index references and avoid matching constant pool references.
1085 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1086 (ins GPR:$Rt, addrmode_imm12:$addr),
1087 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1088 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1091 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1092 let Inst{19-16} = addr{16-13}; // Rn
1093 let Inst{15-12} = Rt;
1094 let Inst{11-0} = addr{11-0}; // imm12
1096 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
1097 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1098 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1101 let shift{4} = 0; // Inst{4} = 0
1102 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1103 let Inst{19-16} = shift{16-13}; // Rn
1104 let Inst{15-12} = Rt;
1105 let Inst{11-0} = shift{11-0};
1108 //===----------------------------------------------------------------------===//
1110 //===----------------------------------------------------------------------===//
1112 //===----------------------------------------------------------------------===//
1113 // Miscellaneous Instructions.
1116 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1117 /// the function. The first operand is the ID# for this instruction, the second
1118 /// is the index into the MachineConstantPool that this is, the third is the
1119 /// size in bytes of this constant pool entry.
1120 let neverHasSideEffects = 1, isNotDuplicable = 1 in
1121 def CONSTPOOL_ENTRY :
1122 PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
1123 i32imm:$size), NoItinerary, []>;
1125 // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1126 // from removing one half of the matched pairs. That breaks PEI, which assumes
1127 // these will always be in pairs, and asserts if it finds otherwise. Better way?
1128 let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
1129 def ADJCALLSTACKUP :
1130 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
1131 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
1133 def ADJCALLSTACKDOWN :
1134 PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
1135 [(ARMcallseq_start timm:$amt)]>;
1138 def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
1139 [/* For disassembly only; pattern left blank */]>,
1140 Requires<[IsARM, HasV6T2]> {
1141 let Inst{27-16} = 0b001100100000;
1142 let Inst{15-8} = 0b11110000;
1143 let Inst{7-0} = 0b00000000;
1146 def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1147 [/* For disassembly only; pattern left blank */]>,
1148 Requires<[IsARM, HasV6T2]> {
1149 let Inst{27-16} = 0b001100100000;
1150 let Inst{15-8} = 0b11110000;
1151 let Inst{7-0} = 0b00000001;
1154 def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1155 [/* For disassembly only; pattern left blank */]>,
1156 Requires<[IsARM, HasV6T2]> {
1157 let Inst{27-16} = 0b001100100000;
1158 let Inst{15-8} = 0b11110000;
1159 let Inst{7-0} = 0b00000010;
1162 def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1163 [/* For disassembly only; pattern left blank */]>,
1164 Requires<[IsARM, HasV6T2]> {
1165 let Inst{27-16} = 0b001100100000;
1166 let Inst{15-8} = 0b11110000;
1167 let Inst{7-0} = 0b00000011;
1170 def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1172 [/* For disassembly only; pattern left blank */]>,
1173 Requires<[IsARM, HasV6]> {
1178 let Inst{15-12} = Rd;
1179 let Inst{19-16} = Rn;
1180 let Inst{27-20} = 0b01101000;
1181 let Inst{7-4} = 0b1011;
1182 let Inst{11-8} = 0b1111;
1185 def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1186 [/* For disassembly only; pattern left blank */]>,
1187 Requires<[IsARM, HasV6T2]> {
1188 let Inst{27-16} = 0b001100100000;
1189 let Inst{15-8} = 0b11110000;
1190 let Inst{7-0} = 0b00000100;
1193 // The i32imm operand $val can be used by a debugger to store more information
1194 // about the breakpoint.
1195 def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1196 "bkpt", "\t$val", []>, Requires<[IsARM]> {
1198 let Inst{3-0} = val{3-0};
1199 let Inst{19-8} = val{15-4};
1200 let Inst{27-20} = 0b00010010;
1201 let Inst{7-4} = 0b0111;
1204 // Change Processor State is a system instruction -- for disassembly and
1206 // FIXME: Since the asm parser has currently no clean way to handle optional
1207 // operands, create 3 versions of the same instruction. Once there's a clean
1208 // framework to represent optional operands, change this behavior.
1209 class CPS<dag iops, string asm_ops>
1210 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1211 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1217 let Inst{31-28} = 0b1111;
1218 let Inst{27-20} = 0b00010000;
1219 let Inst{19-18} = imod;
1220 let Inst{17} = M; // Enabled if mode is set;
1222 let Inst{8-6} = iflags;
1224 let Inst{4-0} = mode;
1228 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1229 "$imod\t$iflags, $mode">;
1230 let mode = 0, M = 0 in
1231 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1233 let imod = 0, iflags = 0, M = 1 in
1234 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1236 // Preload signals the memory system of possible future data/instruction access.
1237 // These are for disassembly only.
1238 multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
1240 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
1241 !strconcat(opc, "\t$addr"),
1242 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
1245 let Inst{31-26} = 0b111101;
1246 let Inst{25} = 0; // 0 for immediate form
1247 let Inst{24} = data;
1248 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1249 let Inst{22} = read;
1250 let Inst{21-20} = 0b01;
1251 let Inst{19-16} = addr{16-13}; // Rn
1252 let Inst{15-12} = 0b1111;
1253 let Inst{11-0} = addr{11-0}; // imm12
1256 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
1257 !strconcat(opc, "\t$shift"),
1258 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
1260 let Inst{31-26} = 0b111101;
1261 let Inst{25} = 1; // 1 for register form
1262 let Inst{24} = data;
1263 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1264 let Inst{22} = read;
1265 let Inst{21-20} = 0b01;
1266 let Inst{19-16} = shift{16-13}; // Rn
1267 let Inst{15-12} = 0b1111;
1268 let Inst{11-0} = shift{11-0};
1272 defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1273 defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1274 defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
1276 def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1278 [/* For disassembly only; pattern left blank */]>,
1281 let Inst{31-10} = 0b1111000100000001000000;
1286 def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1287 []>, Requires<[IsARM, HasV7]> {
1289 let Inst{27-4} = 0b001100100000111100001111;
1290 let Inst{3-0} = opt;
1293 // A5.4 Permanently UNDEFINED instructions.
1294 let isBarrier = 1, isTerminator = 1 in
1295 def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
1298 let Inst = 0xe7ffdefe;
1301 // Address computation and loads and stores in PIC mode.
1302 let isNotDuplicable = 1 in {
1303 def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1305 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
1307 let AddedComplexity = 10 in {
1308 def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
1310 [(set GPR:$dst, (load addrmodepc:$addr))]>;
1312 def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
1314 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
1316 def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
1318 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
1320 def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
1322 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
1324 def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
1326 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
1328 let AddedComplexity = 10 in {
1329 def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
1330 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
1332 def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
1333 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1334 addrmodepc:$addr)]>;
1336 def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
1337 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1339 } // isNotDuplicable = 1
1342 // LEApcrel - Load a pc-relative address into a register without offending the
1344 let neverHasSideEffects = 1, isReMaterializable = 1 in
1345 // The 'adr' mnemonic encodes differently if the label is before or after
1346 // the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1347 // know until then which form of the instruction will be used.
1348 def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
1349 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
1352 let Inst{27-25} = 0b001;
1354 let Inst{19-16} = 0b1111;
1355 let Inst{15-12} = Rd;
1356 let Inst{11-0} = label;
1358 def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1361 def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1362 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1365 //===----------------------------------------------------------------------===//
1366 // Control Flow Instructions.
1369 let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1371 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
1372 "bx", "\tlr", [(ARMretflag)]>,
1373 Requires<[IsARM, HasV4T]> {
1374 let Inst{27-0} = 0b0001001011111111111100011110;
1378 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
1379 "mov", "\tpc, lr", [(ARMretflag)]>,
1380 Requires<[IsARM, NoV4T]> {
1381 let Inst{27-0} = 0b0001101000001111000000001110;
1385 // Indirect branches
1386 let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
1388 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
1389 [(brind GPR:$dst)]>,
1390 Requires<[IsARM, HasV4T]> {
1392 let Inst{31-4} = 0b1110000100101111111111110001;
1393 let Inst{3-0} = dst;
1396 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1397 "bx", "\t$dst", [/* pattern left blank */]>,
1398 Requires<[IsARM, HasV4T]> {
1400 let Inst{27-4} = 0b000100101111111111110001;
1401 let Inst{3-0} = dst;
1405 // All calls clobber the non-callee saved registers. SP is marked as
1406 // a use to prevent stack-pointer assignments that appear immediately
1407 // before calls from potentially appearing dead.
1409 // On non-Darwin platforms R9 is callee-saved.
1410 // FIXME: Do we really need a non-predicated version? If so, it should
1411 // at least be a pseudo instruction expanding to the predicated version
1412 // at MC lowering time.
1413 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
1415 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
1416 IIC_Br, "bl\t$func",
1417 [(ARMcall tglobaladdr:$func)]>,
1418 Requires<[IsARM, IsNotDarwin]> {
1419 let Inst{31-28} = 0b1110;
1421 let Inst{23-0} = func;
1424 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
1425 IIC_Br, "bl", "\t$func",
1426 [(ARMcall_pred tglobaladdr:$func)]>,
1427 Requires<[IsARM, IsNotDarwin]> {
1429 let Inst{23-0} = func;
1433 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1434 IIC_Br, "blx\t$func",
1435 [(ARMcall GPR:$func)]>,
1436 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1438 let Inst{31-4} = 0b1110000100101111111111110011;
1439 let Inst{3-0} = func;
1442 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1443 IIC_Br, "blx", "\t$func",
1444 [(ARMcall_pred GPR:$func)]>,
1445 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1447 let Inst{27-4} = 0b000100101111111111110011;
1448 let Inst{3-0} = func;
1452 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1453 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1454 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1455 Requires<[IsARM, HasV4T, IsNotDarwin]>;
1458 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1459 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1460 Requires<[IsARM, NoV4T, IsNotDarwin]>;
1464 // On Darwin R9 is call-clobbered.
1465 // R7 is marked as a use to prevent frame-pointer assignments from being
1466 // moved above / below calls.
1467 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
1468 Uses = [R7, SP] in {
1469 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
1471 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1472 Requires<[IsARM, IsDarwin]>;
1474 def BLr9_pred : ARMPseudoExpand<(outs),
1475 (ins bl_target:$func, pred:$p, variable_ops),
1477 [(ARMcall_pred tglobaladdr:$func)],
1478 (BL_pred bl_target:$func, pred:$p)>,
1479 Requires<[IsARM, IsDarwin]>;
1482 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
1484 [(ARMcall GPR:$func)],
1486 Requires<[IsARM, HasV5T, IsDarwin]>;
1488 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
1490 [(ARMcall_pred GPR:$func)],
1491 (BLX_pred GPR:$func, pred:$p)>,
1492 Requires<[IsARM, HasV5T, IsDarwin]>;
1495 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1496 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1497 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1498 Requires<[IsARM, HasV4T, IsDarwin]>;
1501 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1502 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1503 Requires<[IsARM, NoV4T, IsDarwin]>;
1506 let isBranch = 1, isTerminator = 1 in {
1507 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1508 // a two-value operand where a dag node expects two operands. :(
1509 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1510 IIC_Br, "b", "\t$target",
1511 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1513 let Inst{23-0} = target;
1516 let isBarrier = 1 in {
1517 // B is "predicable" since it's just a Bcc with an 'always' condition.
1518 let isPredicable = 1 in
1519 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1520 // should be sufficient.
1521 // FIXME: Is B really a Barrier? That doesn't seem right.
1522 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
1523 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
1525 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1526 def BR_JTr : ARMPseudoInst<(outs),
1527 (ins GPR:$target, i32imm:$jt, i32imm:$id),
1529 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
1530 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1531 // into i12 and rs suffixed versions.
1532 def BR_JTm : ARMPseudoInst<(outs),
1533 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
1535 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1537 def BR_JTadd : ARMPseudoInst<(outs),
1538 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
1540 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1542 } // isNotDuplicable = 1, isIndirectBranch = 1
1547 // BLX (immediate) -- for disassembly only
1548 def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1549 "blx\t$target", [/* pattern left blank */]>,
1550 Requires<[IsARM, HasV5T]> {
1551 let Inst{31-25} = 0b1111101;
1553 let Inst{23-0} = target{24-1};
1554 let Inst{24} = target{0};
1557 // Branch and Exchange Jazelle
1558 def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1559 [/* pattern left blank */]> {
1561 let Inst{23-20} = 0b0010;
1562 let Inst{19-8} = 0xfff;
1563 let Inst{7-4} = 0b0010;
1564 let Inst{3-0} = func;
1569 let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1571 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1573 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1574 IIC_Br, []>, Requires<[IsDarwin]>;
1576 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1577 IIC_Br, []>, Requires<[IsDarwin]>;
1579 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1581 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1582 Requires<[IsARM, IsDarwin]>;
1584 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1587 Requires<[IsARM, IsDarwin]>;
1591 // Non-Darwin versions (the difference is R9).
1592 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1594 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1595 IIC_Br, []>, Requires<[IsNotDarwin]>;
1597 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1598 IIC_Br, []>, Requires<[IsNotDarwin]>;
1600 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
1602 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1603 Requires<[IsARM, IsNotDarwin]>;
1605 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1608 Requires<[IsARM, IsNotDarwin]>;
1616 // Secure Monitor Call is a system instruction -- for disassembly only
1617 def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1618 [/* For disassembly only; pattern left blank */]> {
1620 let Inst{23-4} = 0b01100000000000000111;
1621 let Inst{3-0} = opt;
1624 // Supervisor Call (Software Interrupt) -- for disassembly only
1625 let isCall = 1, Uses = [SP] in {
1626 def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1627 [/* For disassembly only; pattern left blank */]> {
1629 let Inst{23-0} = svc;
1632 def : MnemonicAlias<"swi", "svc">;
1634 // Store Return State is a system instruction -- for disassembly only
1635 let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
1636 def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1637 NoItinerary, "srs${amode}\tsp!, $mode",
1638 [/* For disassembly only; pattern left blank */]> {
1639 let Inst{31-28} = 0b1111;
1640 let Inst{22-20} = 0b110; // W = 1
1641 let Inst{19-8} = 0xd05;
1642 let Inst{7-5} = 0b000;
1645 def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1646 NoItinerary, "srs${amode}\tsp, $mode",
1647 [/* For disassembly only; pattern left blank */]> {
1648 let Inst{31-28} = 0b1111;
1649 let Inst{22-20} = 0b100; // W = 0
1650 let Inst{19-8} = 0xd05;
1651 let Inst{7-5} = 0b000;
1654 // Return From Exception is a system instruction -- for disassembly only
1655 def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1656 NoItinerary, "rfe${amode}\t$base!",
1657 [/* For disassembly only; pattern left blank */]> {
1658 let Inst{31-28} = 0b1111;
1659 let Inst{22-20} = 0b011; // W = 1
1660 let Inst{15-0} = 0x0a00;
1663 def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1664 NoItinerary, "rfe${amode}\t$base",
1665 [/* For disassembly only; pattern left blank */]> {
1666 let Inst{31-28} = 0b1111;
1667 let Inst{22-20} = 0b001; // W = 0
1668 let Inst{15-0} = 0x0a00;
1670 } // isCodeGenOnly = 1
1672 //===----------------------------------------------------------------------===//
1673 // Load / store Instructions.
1679 defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
1680 UnOpFrag<(load node:$Src)>>;
1681 defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
1682 UnOpFrag<(zextloadi8 node:$Src)>>;
1683 defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
1684 BinOpFrag<(store node:$LHS, node:$RHS)>>;
1685 defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
1686 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
1688 // Special LDR for loads from non-pc-relative constpools.
1689 let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1690 isReMaterializable = 1 in
1691 def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1692 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1696 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1697 let Inst{19-16} = 0b1111;
1698 let Inst{15-12} = Rt;
1699 let Inst{11-0} = addr{11-0}; // imm12
1702 // Loads with zero extension
1703 def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
1704 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1705 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
1707 // Loads with sign extension
1708 def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
1709 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1710 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
1712 def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
1713 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1714 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
1716 let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1718 def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1719 (ins addrmode3:$addr), LdMiscFrm,
1720 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
1721 []>, Requires<[IsARM, HasV5TE]>;
1725 multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
1726 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1727 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
1728 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1730 // {13} 1 == Rm, 0 == imm12
1734 let Inst{25} = addr{13};
1735 let Inst{23} = addr{12};
1736 let Inst{19-16} = addr{17-14};
1737 let Inst{11-0} = addr{11-0};
1738 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
1740 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1741 (ins GPR:$Rn, am2offset:$offset),
1742 IndexModePost, LdFrm, itin,
1743 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1744 // {13} 1 == Rm, 0 == imm12
1749 let Inst{25} = offset{13};
1750 let Inst{23} = offset{12};
1751 let Inst{19-16} = Rn;
1752 let Inst{11-0} = offset{11-0};
1756 let mayLoad = 1, neverHasSideEffects = 1 in {
1757 defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1758 defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
1761 multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1762 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1763 (ins addrmode3:$addr), IndexModePre,
1765 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1767 let Inst{23} = addr{8}; // U bit
1768 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1769 let Inst{19-16} = addr{12-9}; // Rn
1770 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1771 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1773 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1774 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1776 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1779 let Inst{23} = offset{8}; // U bit
1780 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1781 let Inst{19-16} = Rn;
1782 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1783 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1787 let mayLoad = 1, neverHasSideEffects = 1 in {
1788 defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1789 defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1790 defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1791 let hasExtraDefRegAllocReq = 1 in {
1792 def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1793 (ins addrmode3:$addr), IndexModePre,
1794 LdMiscFrm, IIC_iLoad_d_ru,
1795 "ldrd", "\t$Rt, $Rt2, $addr!",
1796 "$addr.base = $Rn_wb", []> {
1798 let Inst{23} = addr{8}; // U bit
1799 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1800 let Inst{19-16} = addr{12-9}; // Rn
1801 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1802 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1804 def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1805 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1806 LdMiscFrm, IIC_iLoad_d_ru,
1807 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1808 "$Rn = $Rn_wb", []> {
1811 let Inst{23} = offset{8}; // U bit
1812 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1813 let Inst{19-16} = Rn;
1814 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1815 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1817 } // hasExtraDefRegAllocReq = 1
1818 } // mayLoad = 1, neverHasSideEffects = 1
1820 // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
1821 let mayLoad = 1, neverHasSideEffects = 1 in {
1822 def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1823 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1824 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1826 // {13} 1 == Rm, 0 == imm12
1830 let Inst{25} = addr{13};
1831 let Inst{23} = addr{12};
1832 let Inst{21} = 1; // overwrite
1833 let Inst{19-16} = addr{17-14};
1834 let Inst{11-0} = addr{11-0};
1835 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
1837 def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1838 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1839 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1841 // {13} 1 == Rm, 0 == imm12
1845 let Inst{25} = addr{13};
1846 let Inst{23} = addr{12};
1847 let Inst{21} = 1; // overwrite
1848 let Inst{19-16} = addr{17-14};
1849 let Inst{11-0} = addr{11-0};
1850 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
1852 def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1853 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1854 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1855 let Inst{21} = 1; // overwrite
1857 def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1858 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1859 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1860 let Inst{21} = 1; // overwrite
1862 def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1863 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1864 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1865 let Inst{21} = 1; // overwrite
1871 // Stores with truncate
1872 def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1873 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1874 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
1877 let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1878 def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
1879 StMiscFrm, IIC_iStore_d_r,
1880 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
1883 def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
1884 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1885 IndexModePre, StFrm, IIC_iStore_ru,
1886 "str", "\t$Rt, [$Rn, $offset]!",
1887 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1889 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
1891 def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1892 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1893 IndexModePost, StFrm, IIC_iStore_ru,
1894 "str", "\t$Rt, [$Rn], $offset",
1895 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1897 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
1899 def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1900 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1901 IndexModePre, StFrm, IIC_iStore_bh_ru,
1902 "strb", "\t$Rt, [$Rn, $offset]!",
1903 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1904 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1905 GPR:$Rn, am2offset:$offset))]>;
1906 def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1907 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1908 IndexModePost, StFrm, IIC_iStore_bh_ru,
1909 "strb", "\t$Rt, [$Rn], $offset",
1910 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1911 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1912 GPR:$Rn, am2offset:$offset))]>;
1914 def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1915 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1916 IndexModePre, StMiscFrm, IIC_iStore_ru,
1917 "strh", "\t$Rt, [$Rn, $offset]!",
1918 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1920 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
1922 def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1923 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1924 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1925 "strh", "\t$Rt, [$Rn], $offset",
1926 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1927 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1928 GPR:$Rn, am3offset:$offset))]>;
1930 // For disassembly only
1931 let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1932 def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1933 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1934 StMiscFrm, IIC_iStore_d_ru,
1935 "strd", "\t$src1, $src2, [$base, $offset]!",
1936 "$base = $base_wb", []>;
1938 // For disassembly only
1939 def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1940 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1941 StMiscFrm, IIC_iStore_d_ru,
1942 "strd", "\t$src1, $src2, [$base], $offset",
1943 "$base = $base_wb", []>;
1944 } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1946 // STRT, STRBT, and STRHT are for disassembly only.
1948 def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1949 IndexModePost, StFrm, IIC_iStore_ru,
1950 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1951 [/* For disassembly only; pattern left blank */]> {
1952 let Inst{21} = 1; // overwrite
1953 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1956 def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1957 IndexModePost, StFrm, IIC_iStore_bh_ru,
1958 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1959 [/* For disassembly only; pattern left blank */]> {
1960 let Inst{21} = 1; // overwrite
1961 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1964 def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
1965 StMiscFrm, IIC_iStore_bh_ru,
1966 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
1967 [/* For disassembly only; pattern left blank */]> {
1968 let Inst{21} = 1; // overwrite
1969 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
1972 //===----------------------------------------------------------------------===//
1973 // Load / store multiple Instructions.
1976 multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1977 InstrItinClass itin, InstrItinClass itin_upd> {
1979 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1980 IndexModeNone, f, itin,
1981 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
1982 let Inst{24-23} = 0b01; // Increment After
1983 let Inst{21} = 0; // No writeback
1984 let Inst{20} = L_bit;
1987 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1988 IndexModeUpd, f, itin_upd,
1989 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1990 let Inst{24-23} = 0b01; // Increment After
1991 let Inst{21} = 1; // Writeback
1992 let Inst{20} = L_bit;
1995 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1996 IndexModeNone, f, itin,
1997 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1998 let Inst{24-23} = 0b00; // Decrement After
1999 let Inst{21} = 0; // No writeback
2000 let Inst{20} = L_bit;
2003 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2004 IndexModeUpd, f, itin_upd,
2005 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2006 let Inst{24-23} = 0b00; // Decrement After
2007 let Inst{21} = 1; // Writeback
2008 let Inst{20} = L_bit;
2011 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2012 IndexModeNone, f, itin,
2013 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2014 let Inst{24-23} = 0b10; // Decrement Before
2015 let Inst{21} = 0; // No writeback
2016 let Inst{20} = L_bit;
2019 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2020 IndexModeUpd, f, itin_upd,
2021 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2022 let Inst{24-23} = 0b10; // Decrement Before
2023 let Inst{21} = 1; // Writeback
2024 let Inst{20} = L_bit;
2027 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2028 IndexModeNone, f, itin,
2029 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2030 let Inst{24-23} = 0b11; // Increment Before
2031 let Inst{21} = 0; // No writeback
2032 let Inst{20} = L_bit;
2035 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2036 IndexModeUpd, f, itin_upd,
2037 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2038 let Inst{24-23} = 0b11; // Increment Before
2039 let Inst{21} = 1; // Writeback
2040 let Inst{20} = L_bit;
2044 let neverHasSideEffects = 1 in {
2046 let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2047 defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2049 let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2050 defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2052 } // neverHasSideEffects
2054 // Load / Store Multiple Mnemonic Aliases
2055 def : MnemonicAlias<"ldmfd", "ldmia">;
2056 def : MnemonicAlias<"stmfd", "stmdb">;
2057 def : MnemonicAlias<"ldm", "ldmia">;
2058 def : MnemonicAlias<"stm", "stmia">;
2060 // FIXME: remove when we have a way to marking a MI with these properties.
2061 // FIXME: Should pc be an implicit operand like PICADD, etc?
2062 let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2063 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
2064 def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2065 reglist:$regs, variable_ops),
2066 4, IIC_iLoad_mBr, [],
2067 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
2068 RegConstraint<"$Rn = $wb">;
2070 //===----------------------------------------------------------------------===//
2071 // Move Instructions.
2074 let neverHasSideEffects = 1 in
2075 def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2076 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2080 let Inst{19-16} = 0b0000;
2081 let Inst{11-4} = 0b00000000;
2084 let Inst{15-12} = Rd;
2087 // A version for the smaller set of tail call registers.
2088 let neverHasSideEffects = 1 in
2089 def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
2090 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2094 let Inst{11-4} = 0b00000000;
2097 let Inst{15-12} = Rd;
2100 def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
2101 DPSoRegFrm, IIC_iMOVsr,
2102 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2106 let Inst{15-12} = Rd;
2107 let Inst{19-16} = 0b0000;
2108 let Inst{11-0} = src;
2112 let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
2113 def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2114 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
2118 let Inst{15-12} = Rd;
2119 let Inst{19-16} = 0b0000;
2120 let Inst{11-0} = imm;
2123 let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
2124 def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
2126 "movw", "\t$Rd, $imm",
2127 [(set GPR:$Rd, imm0_65535:$imm)]>,
2128 Requires<[IsARM, HasV6T2]>, UnaryDP {
2131 let Inst{15-12} = Rd;
2132 let Inst{11-0} = imm{11-0};
2133 let Inst{19-16} = imm{15-12};
2138 def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2139 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
2141 let Constraints = "$src = $Rd" in {
2142 def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
2144 "movt", "\t$Rd, $imm",
2146 (or (and GPR:$src, 0xffff),
2147 lo16AllZero:$imm))]>, UnaryDP,
2148 Requires<[IsARM, HasV6T2]> {
2151 let Inst{15-12} = Rd;
2152 let Inst{11-0} = imm{11-0};
2153 let Inst{19-16} = imm{15-12};
2158 def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2159 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
2163 def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2164 Requires<[IsARM, HasV6T2]>;
2166 let Uses = [CPSR] in
2167 def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
2168 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2171 // These aren't really mov instructions, but we have to define them this way
2172 // due to flag operands.
2174 let Defs = [CPSR] in {
2175 def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
2176 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2178 def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
2179 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2183 //===----------------------------------------------------------------------===//
2184 // Extend Instructions.
2189 defm SXTB : AI_ext_rrot<0b01101010,
2190 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2191 defm SXTH : AI_ext_rrot<0b01101011,
2192 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
2194 defm SXTAB : AI_exta_rrot<0b01101010,
2195 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
2196 defm SXTAH : AI_exta_rrot<0b01101011,
2197 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
2199 // For disassembly only
2200 defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
2202 // For disassembly only
2203 defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
2207 let AddedComplexity = 16 in {
2208 defm UXTB : AI_ext_rrot<0b01101110,
2209 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2210 defm UXTH : AI_ext_rrot<0b01101111,
2211 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2212 defm UXTB16 : AI_ext_rrot<0b01101100,
2213 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
2215 // FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2216 // The transformation should probably be done as a combiner action
2217 // instead so we can include a check for masking back in the upper
2218 // eight bits of the source into the lower eight bits of the result.
2219 //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2220 // (UXTB16r_rot GPR:$Src, 24)>;
2221 def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
2222 (UXTB16r_rot GPR:$Src, 8)>;
2224 defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
2225 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
2226 defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
2227 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
2230 // This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
2231 // For disassembly only
2232 defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
2235 def SBFX : I<(outs GPR:$Rd),
2236 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
2237 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
2238 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
2239 Requires<[IsARM, HasV6T2]> {
2244 let Inst{27-21} = 0b0111101;
2245 let Inst{6-4} = 0b101;
2246 let Inst{20-16} = width;
2247 let Inst{15-12} = Rd;
2248 let Inst{11-7} = lsb;
2252 def UBFX : I<(outs GPR:$Rd),
2253 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
2254 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
2255 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
2256 Requires<[IsARM, HasV6T2]> {
2261 let Inst{27-21} = 0b0111111;
2262 let Inst{6-4} = 0b101;
2263 let Inst{20-16} = width;
2264 let Inst{15-12} = Rd;
2265 let Inst{11-7} = lsb;
2269 //===----------------------------------------------------------------------===//
2270 // Arithmetic Instructions.
2273 defm ADD : AsI1_bin_irs<0b0100, "add",
2274 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
2275 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
2276 defm SUB : AsI1_bin_irs<0b0010, "sub",
2277 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
2278 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
2280 // ADD and SUB with 's' bit set.
2281 defm ADDS : AI1_bin_s_irs<0b0100, "adds",
2282 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
2283 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2284 defm SUBS : AI1_bin_s_irs<0b0010, "subs",
2285 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
2286 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
2288 defm ADC : AI1_adde_sube_irs<0b0101, "adc",
2289 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2291 defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
2292 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2295 // ADC and SUBC with 's' bit set.
2296 let usesCustomInserter = 1 in {
2297 defm ADCS : AI1_adde_sube_s_irs<
2298 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2299 defm SBCS : AI1_adde_sube_s_irs<
2300 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2303 def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2304 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2305 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2310 let Inst{15-12} = Rd;
2311 let Inst{19-16} = Rn;
2312 let Inst{11-0} = imm;
2315 // The reg/reg form is only defined for the disassembler; for codegen it is
2316 // equivalent to SUBrr.
2317 def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2318 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
2319 [/* For disassembly only; pattern left blank */]> {
2323 let Inst{11-4} = 0b00000000;
2326 let Inst{15-12} = Rd;
2327 let Inst{19-16} = Rn;
2330 def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2331 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2332 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2337 let Inst{11-0} = shift;
2338 let Inst{15-12} = Rd;
2339 let Inst{19-16} = Rn;
2342 // RSB with 's' bit set.
2343 // NOTE: CPSR def omitted because it will be handled by the custom inserter.
2344 let usesCustomInserter = 1 in {
2345 def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2347 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2348 def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2350 [/* For disassembly only; pattern left blank */]>;
2351 def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2353 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
2356 let Uses = [CPSR] in {
2357 def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2358 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2359 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
2365 let Inst{15-12} = Rd;
2366 let Inst{19-16} = Rn;
2367 let Inst{11-0} = imm;
2369 // The reg/reg form is only defined for the disassembler; for codegen it is
2370 // equivalent to SUBrr.
2371 def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2372 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
2373 [/* For disassembly only; pattern left blank */]> {
2377 let Inst{11-4} = 0b00000000;
2380 let Inst{15-12} = Rd;
2381 let Inst{19-16} = Rn;
2383 def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2384 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2385 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
2391 let Inst{11-0} = shift;
2392 let Inst{15-12} = Rd;
2393 let Inst{19-16} = Rn;
2397 // NOTE: CPSR def omitted because it will be handled by the custom inserter.
2398 let usesCustomInserter = 1, Uses = [CPSR] in {
2399 def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2401 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
2402 def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2404 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
2407 // (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
2408 // The assume-no-carry-in form uses the negation of the input since add/sub
2409 // assume opposite meanings of the carry flag (i.e., carry == !borrow).
2410 // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2412 def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2413 (SUBri GPR:$src, so_imm_neg:$imm)>;
2414 def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2415 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2416 // The with-carry-in form matches bitwise not instead of the negation.
2417 // Effectively, the inverse interpretation of the carry flag already accounts
2418 // for part of the negation.
2419 def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
2420 (SBCri GPR:$src, so_imm_not:$imm)>;
2421 def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2422 (SBCSri GPR:$src, so_imm_not:$imm)>;
2424 // Note: These are implemented in C++ code, because they have to generate
2425 // ADD/SUBrs instructions, which use a complex pattern that a xform function
2427 // (mul X, 2^n+1) -> (add (X << n), X)
2428 // (mul X, 2^n-1) -> (rsb X, (X << n))
2430 // ARM Arithmetic Instruction -- for disassembly only
2431 // GPR:$dst = GPR:$a op GPR:$b
2432 class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
2433 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2434 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2435 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
2439 let Inst{27-20} = op27_20;
2440 let Inst{11-4} = op11_4;
2441 let Inst{19-16} = Rn;
2442 let Inst{15-12} = Rd;
2446 // Saturating add/subtract -- for disassembly only
2448 def QADD : AAI<0b00010000, 0b00000101, "qadd",
2449 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2450 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2451 def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2452 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2453 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2454 def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2456 def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2459 def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2460 def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2461 def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2462 def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2463 def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2464 def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2465 def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2466 def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2467 def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2468 def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2469 def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2470 def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
2472 // Signed/Unsigned add/subtract -- for disassembly only
2474 def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2475 def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2476 def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2477 def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2478 def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2479 def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2480 def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2481 def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2482 def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2483 def USAX : AAI<0b01100101, 0b11110101, "usax">;
2484 def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2485 def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
2487 // Signed/Unsigned halving add/subtract -- for disassembly only
2489 def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2490 def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2491 def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2492 def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2493 def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2494 def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2495 def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2496 def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2497 def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2498 def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2499 def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2500 def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
2502 // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
2504 def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2505 MulFrm /* for convenience */, NoItinerary, "usad8",
2506 "\t$Rd, $Rn, $Rm", []>,
2507 Requires<[IsARM, HasV6]> {
2511 let Inst{27-20} = 0b01111000;
2512 let Inst{15-12} = 0b1111;
2513 let Inst{7-4} = 0b0001;
2514 let Inst{19-16} = Rd;
2515 let Inst{11-8} = Rm;
2518 def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2519 MulFrm /* for convenience */, NoItinerary, "usada8",
2520 "\t$Rd, $Rn, $Rm, $Ra", []>,
2521 Requires<[IsARM, HasV6]> {
2526 let Inst{27-20} = 0b01111000;
2527 let Inst{7-4} = 0b0001;
2528 let Inst{19-16} = Rd;
2529 let Inst{15-12} = Ra;
2530 let Inst{11-8} = Rm;
2534 // Signed/Unsigned saturate -- for disassembly only
2536 def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
2537 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
2538 [/* For disassembly only; pattern left blank */]> {
2543 let Inst{27-21} = 0b0110101;
2544 let Inst{5-4} = 0b01;
2545 let Inst{20-16} = sat_imm;
2546 let Inst{15-12} = Rd;
2547 let Inst{11-7} = sh{7-3};
2548 let Inst{6} = sh{0};
2552 def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
2553 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
2554 [/* For disassembly only; pattern left blank */]> {
2558 let Inst{27-20} = 0b01101010;
2559 let Inst{11-4} = 0b11110011;
2560 let Inst{15-12} = Rd;
2561 let Inst{19-16} = sat_imm;
2565 def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2566 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
2567 [/* For disassembly only; pattern left blank */]> {
2572 let Inst{27-21} = 0b0110111;
2573 let Inst{5-4} = 0b01;
2574 let Inst{15-12} = Rd;
2575 let Inst{11-7} = sh{7-3};
2576 let Inst{6} = sh{0};
2577 let Inst{20-16} = sat_imm;
2581 def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2582 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
2583 [/* For disassembly only; pattern left blank */]> {
2587 let Inst{27-20} = 0b01101110;
2588 let Inst{11-4} = 0b11110011;
2589 let Inst{15-12} = Rd;
2590 let Inst{19-16} = sat_imm;
2594 def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2595 def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
2597 //===----------------------------------------------------------------------===//
2598 // Bitwise Instructions.
2601 defm AND : AsI1_bin_irs<0b0000, "and",
2602 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
2603 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
2604 defm ORR : AsI1_bin_irs<0b1100, "orr",
2605 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
2606 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
2607 defm EOR : AsI1_bin_irs<0b0001, "eor",
2608 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
2609 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
2610 defm BIC : AsI1_bin_irs<0b1110, "bic",
2611 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
2612 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
2614 def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
2615 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
2616 "bfc", "\t$Rd, $imm", "$src = $Rd",
2617 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
2618 Requires<[IsARM, HasV6T2]> {
2621 let Inst{27-21} = 0b0111110;
2622 let Inst{6-0} = 0b0011111;
2623 let Inst{15-12} = Rd;
2624 let Inst{11-7} = imm{4-0}; // lsb
2625 let Inst{20-16} = imm{9-5}; // width
2628 // A8.6.18 BFI - Bitfield insert (Encoding A1)
2629 def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
2630 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
2631 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2632 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
2633 bf_inv_mask_imm:$imm))]>,
2634 Requires<[IsARM, HasV6T2]> {
2638 let Inst{27-21} = 0b0111110;
2639 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2640 let Inst{15-12} = Rd;
2641 let Inst{11-7} = imm{4-0}; // lsb
2642 let Inst{20-16} = imm{9-5}; // width
2646 // GNU as only supports this form of bfi (w/ 4 arguments)
2647 let isAsmParserOnly = 1 in
2648 def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2649 lsb_pos_imm:$lsb, width_imm:$width),
2650 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
2651 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2652 []>, Requires<[IsARM, HasV6T2]> {
2657 let Inst{27-21} = 0b0111110;
2658 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2659 let Inst{15-12} = Rd;
2660 let Inst{11-7} = lsb;
2661 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2665 def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2666 "mvn", "\t$Rd, $Rm",
2667 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2671 let Inst{19-16} = 0b0000;
2672 let Inst{11-4} = 0b00000000;
2673 let Inst{15-12} = Rd;
2676 def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2677 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2678 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2682 let Inst{19-16} = 0b0000;
2683 let Inst{15-12} = Rd;
2684 let Inst{11-0} = shift;
2686 let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
2687 def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2688 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2689 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2693 let Inst{19-16} = 0b0000;
2694 let Inst{15-12} = Rd;
2695 let Inst{11-0} = imm;
2698 def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2699 (BICri GPR:$src, so_imm_not:$imm)>;
2701 //===----------------------------------------------------------------------===//
2702 // Multiply Instructions.
2704 class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2705 string opc, string asm, list<dag> pattern>
2706 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2710 let Inst{19-16} = Rd;
2711 let Inst{11-8} = Rm;
2714 class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2715 string opc, string asm, list<dag> pattern>
2716 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2721 let Inst{19-16} = RdHi;
2722 let Inst{15-12} = RdLo;
2723 let Inst{11-8} = Rm;
2727 // FIXME: The v5 pseudos are only necessary for the additional Constraint
2728 // property. Remove them when it's possible to add those properties
2729 // on an individual MachineInstr, not just an instuction description.
2730 let isCommutable = 1 in {
2731 def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2732 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2733 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2734 Requires<[IsARM, HasV6]> {
2735 let Inst{15-12} = 0b0000;
2738 let Constraints = "@earlyclobber $Rd" in
2739 def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2740 pred:$p, cc_out:$s),
2742 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2743 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2744 Requires<[IsARM, NoV6]>;
2747 def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2748 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2749 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2750 Requires<[IsARM, HasV6]> {
2752 let Inst{15-12} = Ra;
2755 let Constraints = "@earlyclobber $Rd" in
2756 def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2757 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2759 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2760 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2761 Requires<[IsARM, NoV6]>;
2763 def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2764 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2765 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
2766 Requires<[IsARM, HasV6T2]> {
2771 let Inst{19-16} = Rd;
2772 let Inst{15-12} = Ra;
2773 let Inst{11-8} = Rm;
2777 // Extra precision multiplies with low / high results
2778 let neverHasSideEffects = 1 in {
2779 let isCommutable = 1 in {
2780 def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2781 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2782 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2783 Requires<[IsARM, HasV6]>;
2785 def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2786 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2787 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2788 Requires<[IsARM, HasV6]>;
2790 let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2791 def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2792 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2794 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2795 Requires<[IsARM, NoV6]>;
2797 def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2798 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2800 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2801 Requires<[IsARM, NoV6]>;
2805 // Multiply + accumulate
2806 def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2807 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2808 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2809 Requires<[IsARM, HasV6]>;
2810 def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2811 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2812 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2813 Requires<[IsARM, HasV6]>;
2815 def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2816 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2817 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2818 Requires<[IsARM, HasV6]> {
2823 let Inst{19-16} = RdLo;
2824 let Inst{15-12} = RdHi;
2825 let Inst{11-8} = Rm;
2829 let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2830 def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2831 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2833 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2834 Requires<[IsARM, NoV6]>;
2835 def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2836 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2838 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2839 Requires<[IsARM, NoV6]>;
2840 def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2841 (ins GPR:$Rn, GPR:$Rm, pred:$p),
2843 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
2844 Requires<[IsARM, NoV6]>;
2847 } // neverHasSideEffects
2849 // Most significant word multiply
2850 def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2851 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2852 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
2853 Requires<[IsARM, HasV6]> {
2854 let Inst{15-12} = 0b1111;
2857 def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2858 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
2859 [/* For disassembly only; pattern left blank */]>,
2860 Requires<[IsARM, HasV6]> {
2861 let Inst{15-12} = 0b1111;
2864 def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2865 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2866 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2867 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2868 Requires<[IsARM, HasV6]>;
2870 def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2871 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2872 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
2873 [/* For disassembly only; pattern left blank */]>,
2874 Requires<[IsARM, HasV6]>;
2876 def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2877 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2878 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2879 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2880 Requires<[IsARM, HasV6]>;
2882 def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2883 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2884 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
2885 [/* For disassembly only; pattern left blank */]>,
2886 Requires<[IsARM, HasV6]>;
2888 multiclass AI_smul<string opc, PatFrag opnode> {
2889 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2890 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2891 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2892 (sext_inreg GPR:$Rm, i16)))]>,
2893 Requires<[IsARM, HasV5TE]>;
2895 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2896 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2897 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2898 (sra GPR:$Rm, (i32 16))))]>,
2899 Requires<[IsARM, HasV5TE]>;
2901 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2902 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2903 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2904 (sext_inreg GPR:$Rm, i16)))]>,
2905 Requires<[IsARM, HasV5TE]>;
2907 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2908 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2909 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2910 (sra GPR:$Rm, (i32 16))))]>,
2911 Requires<[IsARM, HasV5TE]>;
2913 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2914 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2915 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2916 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2917 Requires<[IsARM, HasV5TE]>;
2919 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2920 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2921 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2922 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2923 Requires<[IsARM, HasV5TE]>;
2927 multiclass AI_smla<string opc, PatFrag opnode> {
2928 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
2929 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2930 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2931 [(set GPR:$Rd, (add GPR:$Ra,
2932 (opnode (sext_inreg GPR:$Rn, i16),
2933 (sext_inreg GPR:$Rm, i16))))]>,
2934 Requires<[IsARM, HasV5TE]>;
2936 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
2937 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2938 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2939 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2940 (sra GPR:$Rm, (i32 16)))))]>,
2941 Requires<[IsARM, HasV5TE]>;
2943 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
2944 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2945 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2946 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2947 (sext_inreg GPR:$Rm, i16))))]>,
2948 Requires<[IsARM, HasV5TE]>;
2950 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
2951 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2952 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2953 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2954 (sra GPR:$Rm, (i32 16)))))]>,
2955 Requires<[IsARM, HasV5TE]>;
2957 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
2958 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2959 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2960 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2961 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2962 Requires<[IsARM, HasV5TE]>;
2964 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
2965 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2966 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2967 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2968 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2969 Requires<[IsARM, HasV5TE]>;
2972 defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2973 defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2975 // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2976 def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2977 (ins GPR:$Rn, GPR:$Rm),
2978 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
2979 [/* For disassembly only; pattern left blank */]>,
2980 Requires<[IsARM, HasV5TE]>;
2982 def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2983 (ins GPR:$Rn, GPR:$Rm),
2984 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
2985 [/* For disassembly only; pattern left blank */]>,
2986 Requires<[IsARM, HasV5TE]>;
2988 def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2989 (ins GPR:$Rn, GPR:$Rm),
2990 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
2991 [/* For disassembly only; pattern left blank */]>,
2992 Requires<[IsARM, HasV5TE]>;
2994 def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2995 (ins GPR:$Rn, GPR:$Rm),
2996 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
2997 [/* For disassembly only; pattern left blank */]>,
2998 Requires<[IsARM, HasV5TE]>;
3000 // Helper class for AI_smld -- for disassembly only
3001 class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3002 InstrItinClass itin, string opc, string asm>
3003 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
3010 let Inst{21-20} = 0b00;
3011 let Inst{22} = long;
3012 let Inst{27-23} = 0b01110;
3013 let Inst{11-8} = Rm;
3016 class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3017 InstrItinClass itin, string opc, string asm>
3018 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3020 let Inst{15-12} = 0b1111;
3021 let Inst{19-16} = Rd;
3023 class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3024 InstrItinClass itin, string opc, string asm>
3025 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3027 let Inst{15-12} = Ra;
3029 class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3030 InstrItinClass itin, string opc, string asm>
3031 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3034 let Inst{19-16} = RdHi;
3035 let Inst{15-12} = RdLo;
3038 multiclass AI_smld<bit sub, string opc> {
3040 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3041 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
3043 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3044 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
3046 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3047 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3048 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
3050 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3051 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3052 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
3056 defm SMLA : AI_smld<0, "smla">;
3057 defm SMLS : AI_smld<1, "smls">;
3059 multiclass AI_sdml<bit sub, string opc> {
3061 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3062 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3063 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3064 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
3067 defm SMUA : AI_sdml<0, "smua">;
3068 defm SMUS : AI_sdml<1, "smus">;
3070 //===----------------------------------------------------------------------===//
3071 // Misc. Arithmetic Instructions.
3074 def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3075 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3076 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
3078 def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3079 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3080 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3081 Requires<[IsARM, HasV6T2]>;
3083 def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3084 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3085 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
3087 let AddedComplexity = 5 in
3088 def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3089 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
3090 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
3091 Requires<[IsARM, HasV6]>;
3093 let AddedComplexity = 5 in
3094 def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3095 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3096 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
3097 Requires<[IsARM, HasV6]>;
3099 def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3100 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3103 def lsl_shift_imm : SDNodeXForm<imm, [{
3104 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3105 return CurDAG->getTargetConstant(Sh, MVT::i32);
3108 def lsl_amt : ImmLeaf<i32, [{
3109 return Imm > 0 && Imm < 32;
3112 def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3113 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3114 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3115 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3116 (and (shl GPR:$Rm, lsl_amt:$sh),
3118 Requires<[IsARM, HasV6]>;
3120 // Alternate cases for PKHBT where identities eliminate some nodes.
3121 def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3122 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3123 def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3124 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
3126 def asr_shift_imm : SDNodeXForm<imm, [{
3127 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3128 return CurDAG->getTargetConstant(Sh, MVT::i32);
3131 def asr_amt : ImmLeaf<i32, [{
3132 return Imm > 0 && Imm <= 32;
3135 // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3136 // will match the pattern below.
3137 def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3138 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3139 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3140 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3141 (and (sra GPR:$Rm, asr_amt:$sh),
3143 Requires<[IsARM, HasV6]>;
3145 // Alternate cases for PKHTB where identities eliminate some nodes. Note that
3146 // a shift amount of 0 is *not legal* here, it is PKHBT instead.
3147 def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
3148 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
3149 def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
3150 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3151 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
3153 //===----------------------------------------------------------------------===//
3154 // Comparison Instructions...
3157 defm CMP : AI1_cmp_irs<0b1010, "cmp",
3158 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
3159 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
3161 // ARMcmpZ can re-use the above instruction definitions.
3162 def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3163 (CMPri GPR:$src, so_imm:$imm)>;
3164 def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3165 (CMPrr GPR:$src, GPR:$rhs)>;
3166 def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3167 (CMPrs GPR:$src, so_reg:$rhs)>;
3169 // FIXME: We have to be careful when using the CMN instruction and comparison
3170 // with 0. One would expect these two pieces of code should give identical
3186 // However, the CMN gives the *opposite* result when r1 is 0. This is because
3187 // the carry flag is set in the CMP case but not in the CMN case. In short, the
3188 // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3189 // value of r0 and the carry bit (because the "carry bit" parameter to
3190 // AddWithCarry is defined as 1 in this case, the carry flag will always be set
3191 // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3192 // never a "carry" when this AddWithCarry is performed (because the "carry bit"
3193 // parameter to AddWithCarry is defined as 0).
3195 // When x is 0 and unsigned:
3199 // ~x + 1 = 0x1 0000 0000
3200 // (-x = 0) != (0x1 0000 0000 = ~x + 1)
3202 // Therefore, we should disable CMN when comparing against zero, until we can
3203 // limit when the CMN instruction is used (when we know that the RHS is not 0 or
3204 // when it's a comparison which doesn't look at the 'carry' flag).
3206 // (See the ARM docs for the "AddWithCarry" pseudo-code.)
3208 // This is related to <rdar://problem/7569620>.
3210 //defm CMN : AI1_cmp_irs<0b1011, "cmn",
3211 // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
3213 // Note that TST/TEQ don't set all the same flags that CMP does!
3214 defm TST : AI1_cmp_irs<0b1000, "tst",
3215 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
3216 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
3217 defm TEQ : AI1_cmp_irs<0b1001, "teq",
3218 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
3219 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
3221 defm CMNz : AI1_cmp_irs<0b1011, "cmn",
3222 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
3223 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
3225 //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3226 // (CMNri GPR:$src, so_imm_neg:$imm)>;
3228 def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
3229 (CMNzri GPR:$src, so_imm_neg:$imm)>;
3231 // Pseudo i64 compares for some floating point compares.
3232 let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3234 def BCCi64 : PseudoInst<(outs),
3235 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
3237 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3239 def BCCZi64 : PseudoInst<(outs),
3240 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
3241 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3242 } // usesCustomInserter
3245 // Conditional moves
3246 // FIXME: should be able to write a pattern for ARMcmov, but can't use
3247 // a two-value operand where a dag node expects two operands. :(
3248 let neverHasSideEffects = 1 in {
3249 def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3251 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3252 RegConstraint<"$false = $Rd">;
3253 def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3254 (ins GPR:$false, so_reg:$shift, pred:$p),
3256 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3257 RegConstraint<"$false = $Rd">;
3259 let isMoveImm = 1 in
3260 def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3261 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3264 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
3266 let isMoveImm = 1 in
3267 def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3268 (ins GPR:$false, so_imm:$imm, pred:$p),
3270 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3271 RegConstraint<"$false = $Rd">;
3273 // Two instruction predicate mov immediate.
3274 let isMoveImm = 1 in
3275 def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3276 (ins GPR:$false, i32imm:$src, pred:$p),
3277 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
3279 let isMoveImm = 1 in
3280 def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3281 (ins GPR:$false, so_imm:$imm, pred:$p),
3283 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3284 RegConstraint<"$false = $Rd">;
3285 } // neverHasSideEffects
3287 //===----------------------------------------------------------------------===//
3288 // Atomic operations intrinsics
3291 def memb_opt : Operand<i32> {
3292 let PrintMethod = "printMemBOption";
3293 let ParserMatchClass = MemBarrierOptOperand;
3296 // memory barriers protect the atomic sequences
3297 let hasSideEffects = 1 in {
3298 def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3299 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3300 Requires<[IsARM, HasDB]> {
3302 let Inst{31-4} = 0xf57ff05;
3303 let Inst{3-0} = opt;
3307 def : InstAlias<"dmb", (DMB 0xf)>;
3309 def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3310 "dsb", "\t$opt", []>,
3311 Requires<[IsARM, HasDB]> {
3313 let Inst{31-4} = 0xf57ff04;
3314 let Inst{3-0} = opt;
3317 // ISB has only full system option
3318 def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3319 Requires<[IsARM, HasDB]> {
3320 let Inst{31-4} = 0xf57ff06;
3321 let Inst{3-0} = 0b1111;
3324 let usesCustomInserter = 1 in {
3325 let Uses = [CPSR] in {
3326 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
3327 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3328 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3329 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
3330 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3331 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3332 def ATOMIC_LOAD_AND_I8 : PseudoInst<
3333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3334 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3335 def ATOMIC_LOAD_OR_I8 : PseudoInst<
3336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3337 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3338 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
3339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3340 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3341 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
3342 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3343 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3344 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3345 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3346 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3347 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3348 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3349 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3350 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3352 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3353 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3354 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3355 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3356 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
3357 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3358 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3359 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
3360 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3361 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3362 def ATOMIC_LOAD_AND_I16 : PseudoInst<
3363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3364 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3365 def ATOMIC_LOAD_OR_I16 : PseudoInst<
3366 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3367 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3368 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
3369 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3370 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3371 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
3372 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3373 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3374 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3375 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3376 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3377 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3378 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3379 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3380 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3381 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3382 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3383 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3384 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3385 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3386 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
3387 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3388 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3389 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
3390 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3391 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3392 def ATOMIC_LOAD_AND_I32 : PseudoInst<
3393 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3394 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3395 def ATOMIC_LOAD_OR_I32 : PseudoInst<
3396 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3397 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3398 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
3399 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3400 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3401 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
3402 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
3403 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3404 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3405 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3406 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3407 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3408 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3409 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3410 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3411 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3412 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3413 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3414 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3415 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3417 def ATOMIC_SWAP_I8 : PseudoInst<
3418 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
3419 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3420 def ATOMIC_SWAP_I16 : PseudoInst<
3421 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
3422 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3423 def ATOMIC_SWAP_I32 : PseudoInst<
3424 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
3425 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3427 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
3428 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
3429 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3430 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
3431 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
3432 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3433 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
3434 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
3435 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3439 let mayLoad = 1 in {
3440 def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3441 "ldrexb", "\t$Rt, $addr", []>;
3442 def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3443 "ldrexh", "\t$Rt, $addr", []>;
3444 def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3445 "ldrex", "\t$Rt, $addr", []>;
3446 let hasExtraDefRegAllocReq = 1 in
3447 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3448 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
3451 let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3452 def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3453 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3454 def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3455 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3456 def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3457 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
3460 let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
3461 def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3462 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3463 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
3465 // Clear-Exclusive is for disassembly only.
3466 def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3467 [/* For disassembly only; pattern left blank */]>,
3468 Requires<[IsARM, HasV7]> {
3469 let Inst{31-0} = 0b11110101011111111111000000011111;
3472 // SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3473 let mayLoad = 1 in {
3474 def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3475 [/* For disassembly only; pattern left blank */]>;
3476 def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3477 [/* For disassembly only; pattern left blank */]>;
3480 //===----------------------------------------------------------------------===//
3481 // Coprocessor Instructions.
3484 def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3485 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
3486 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3487 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3488 imm:$CRm, imm:$opc2)]> {
3496 let Inst{3-0} = CRm;
3498 let Inst{7-5} = opc2;
3499 let Inst{11-8} = cop;
3500 let Inst{15-12} = CRd;
3501 let Inst{19-16} = CRn;
3502 let Inst{23-20} = opc1;
3505 def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3506 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
3507 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3508 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3509 imm:$CRm, imm:$opc2)]> {
3510 let Inst{31-28} = 0b1111;
3518 let Inst{3-0} = CRm;
3520 let Inst{7-5} = opc2;
3521 let Inst{11-8} = cop;
3522 let Inst{15-12} = CRd;
3523 let Inst{19-16} = CRn;
3524 let Inst{23-20} = opc1;
3527 class ACI<dag oops, dag iops, string opc, string asm,
3528 IndexMode im = IndexModeNone>
3529 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
3530 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3531 let Inst{27-25} = 0b110;
3534 multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
3536 def _OFFSET : ACI<(outs),
3537 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3538 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
3539 let Inst{31-28} = op31_28;
3540 let Inst{24} = 1; // P = 1
3541 let Inst{21} = 0; // W = 0
3542 let Inst{22} = 0; // D = 0
3543 let Inst{20} = load;
3546 def _PRE : ACI<(outs),
3547 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3548 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
3549 let Inst{31-28} = op31_28;
3550 let Inst{24} = 1; // P = 1
3551 let Inst{21} = 1; // W = 1
3552 let Inst{22} = 0; // D = 0
3553 let Inst{20} = load;
3556 def _POST : ACI<(outs),
3557 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3558 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
3559 let Inst{31-28} = op31_28;
3560 let Inst{24} = 0; // P = 0
3561 let Inst{21} = 1; // W = 1
3562 let Inst{22} = 0; // D = 0
3563 let Inst{20} = load;
3566 def _OPTION : ACI<(outs),
3567 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3569 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3570 let Inst{31-28} = op31_28;
3571 let Inst{24} = 0; // P = 0
3572 let Inst{23} = 1; // U = 1
3573 let Inst{21} = 0; // W = 0
3574 let Inst{22} = 0; // D = 0
3575 let Inst{20} = load;
3578 def L_OFFSET : ACI<(outs),
3579 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3580 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
3581 let Inst{31-28} = op31_28;
3582 let Inst{24} = 1; // P = 1
3583 let Inst{21} = 0; // W = 0
3584 let Inst{22} = 1; // D = 1
3585 let Inst{20} = load;
3588 def L_PRE : ACI<(outs),
3589 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3590 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3592 let Inst{31-28} = op31_28;
3593 let Inst{24} = 1; // P = 1
3594 let Inst{21} = 1; // W = 1
3595 let Inst{22} = 1; // D = 1
3596 let Inst{20} = load;
3599 def L_POST : ACI<(outs),
3600 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3601 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3603 let Inst{31-28} = op31_28;
3604 let Inst{24} = 0; // P = 0
3605 let Inst{21} = 1; // W = 1
3606 let Inst{22} = 1; // D = 1
3607 let Inst{20} = load;
3610 def L_OPTION : ACI<(outs),
3611 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3613 !strconcat(!strconcat(opc, "l"), cond),
3614 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3615 let Inst{31-28} = op31_28;
3616 let Inst{24} = 0; // P = 0
3617 let Inst{23} = 1; // U = 1
3618 let Inst{21} = 0; // W = 0
3619 let Inst{22} = 1; // D = 1
3620 let Inst{20} = load;
3624 defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3625 defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3626 defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3627 defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
3629 //===----------------------------------------------------------------------===//
3630 // Move between coprocessor and ARM core register -- for disassembly only
3633 class MovRCopro<string opc, bit direction, dag oops, dag iops,
3635 : ABI<0b1110, oops, iops, NoItinerary, opc,
3636 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
3637 let Inst{20} = direction;
3647 let Inst{15-12} = Rt;
3648 let Inst{11-8} = cop;
3649 let Inst{23-21} = opc1;
3650 let Inst{7-5} = opc2;
3651 let Inst{3-0} = CRm;
3652 let Inst{19-16} = CRn;
3655 def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3657 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3658 c_imm:$CRm, i32imm:$opc2),
3659 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3660 imm:$CRm, imm:$opc2)]>;
3661 def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3663 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3666 def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3667 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3669 class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3671 : ABXI<0b1110, oops, iops, NoItinerary,
3672 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
3673 let Inst{31-28} = 0b1111;
3674 let Inst{20} = direction;
3684 let Inst{15-12} = Rt;
3685 let Inst{11-8} = cop;
3686 let Inst{23-21} = opc1;
3687 let Inst{7-5} = opc2;
3688 let Inst{3-0} = CRm;
3689 let Inst{19-16} = CRn;
3692 def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3694 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3695 c_imm:$CRm, i32imm:$opc2),
3696 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3697 imm:$CRm, imm:$opc2)]>;
3698 def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3700 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3703 def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3704 imm:$CRm, imm:$opc2),
3705 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3707 class MovRRCopro<string opc, bit direction,
3708 list<dag> pattern = [/* For disassembly only */]>
3709 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3710 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3711 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
3712 let Inst{23-21} = 0b010;
3713 let Inst{20} = direction;
3721 let Inst{15-12} = Rt;
3722 let Inst{19-16} = Rt2;
3723 let Inst{11-8} = cop;
3724 let Inst{7-4} = opc1;
3725 let Inst{3-0} = CRm;
3728 def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3729 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3731 def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3733 class MovRRCopro2<string opc, bit direction,
3734 list<dag> pattern = [/* For disassembly only */]>
3735 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3736 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3737 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3738 let Inst{31-28} = 0b1111;
3739 let Inst{23-21} = 0b010;
3740 let Inst{20} = direction;
3748 let Inst{15-12} = Rt;
3749 let Inst{19-16} = Rt2;
3750 let Inst{11-8} = cop;
3751 let Inst{7-4} = opc1;
3752 let Inst{3-0} = CRm;
3755 def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3756 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3758 def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
3760 //===----------------------------------------------------------------------===//
3761 // Move between special register and ARM core register -- for disassembly only
3764 // Move to ARM core register from Special Register
3765 def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3766 [/* For disassembly only; pattern left blank */]> {
3768 let Inst{23-16} = 0b00001111;
3769 let Inst{15-12} = Rd;
3770 let Inst{7-4} = 0b0000;
3773 def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
3774 [/* For disassembly only; pattern left blank */]> {
3776 let Inst{23-16} = 0b01001111;
3777 let Inst{15-12} = Rd;
3778 let Inst{7-4} = 0b0000;
3781 // Move from ARM core register to Special Register
3783 // No need to have both system and application versions, the encodings are the
3784 // same and the assembly parser has no way to distinguish between them. The mask
3785 // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3786 // the mask with the fields to be accessed in the special register.
3787 def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3788 "msr", "\t$mask, $Rn",
3789 [/* For disassembly only; pattern left blank */]> {
3794 let Inst{22} = mask{4}; // R bit
3795 let Inst{21-20} = 0b10;
3796 let Inst{19-16} = mask{3-0};
3797 let Inst{15-12} = 0b1111;
3798 let Inst{11-4} = 0b00000000;
3802 def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3803 "msr", "\t$mask, $a",
3804 [/* For disassembly only; pattern left blank */]> {
3809 let Inst{22} = mask{4}; // R bit
3810 let Inst{21-20} = 0b10;
3811 let Inst{19-16} = mask{3-0};
3812 let Inst{15-12} = 0b1111;
3816 //===----------------------------------------------------------------------===//
3820 // __aeabi_read_tp preserves the registers r1-r3.
3821 // This is a pseudo inst so that we can get the encoding right,
3822 // complete with fixup for the aeabi_read_tp function.
3824 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3825 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3826 [(set R0, ARMthread_pointer)]>;
3829 //===----------------------------------------------------------------------===//
3830 // SJLJ Exception handling intrinsics
3831 // eh_sjlj_setjmp() is an instruction sequence to store the return
3832 // address and save #0 in R0 for the non-longjmp case.
3833 // Since by its nature we may be coming from some other function to get
3834 // here, and we're using the stack frame for the containing function to
3835 // save/restore registers, we can't keep anything live in regs across
3836 // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3837 // when we get here from a longjmp(). We force everything out of registers
3838 // except for our own input by listing the relevant registers in Defs. By
3839 // doing so, we also cause the prologue/epilogue code to actively preserve
3840 // all of the callee-saved resgisters, which is exactly what we want.
3841 // A constant value is passed in $val, and we use the location as a scratch.
3843 // These are pseudo-instructions and are lowered to individual MC-insts, so
3844 // no encoding information is necessary.
3846 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
3847 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
3848 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3850 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3851 Requires<[IsARM, HasVFP2]>;
3855 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
3856 hasSideEffects = 1, isBarrier = 1 in {
3857 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3859 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3860 Requires<[IsARM, NoVFP]>;
3863 // FIXME: Non-Darwin version(s)
3864 let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3865 Defs = [ R7, LR, SP ] in {
3866 def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3868 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3869 Requires<[IsARM, IsDarwin]>;
3872 // eh.sjlj.dispatchsetup pseudo-instruction.
3873 // This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3874 // handled when the pseudo is expanded (which happens before any passes
3875 // that need the instruction size).
3876 let isBarrier = 1, hasSideEffects = 1 in
3877 def Int_eh_sjlj_dispatchsetup :
3878 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3879 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3880 Requires<[IsDarwin]>;
3882 //===----------------------------------------------------------------------===//
3883 // Non-Instruction Patterns
3886 // ARMv4 indirect branch using (MOVr PC, dst)
3887 let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3888 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
3889 4, IIC_Br, [(brind GPR:$dst)],
3890 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
3891 Requires<[IsARM, NoV4T]>;
3893 // Large immediate handling.
3895 // 32-bit immediate using two piece so_imms or movw + movt.
3896 // This is a single pseudo instruction, the benefit is that it can be remat'd
3897 // as a single unit instead of having to handle reg inputs.
3898 // FIXME: Remove this when we can do generalized remat.
3899 let isReMaterializable = 1, isMoveImm = 1 in
3900 def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3901 [(set GPR:$dst, (arm_i32imm:$src))]>,
3904 // Pseudo instruction that combines movw + movt + add pc (if PIC).
3905 // It also makes it possible to rematerialize the instructions.
3906 // FIXME: Remove this when we can do generalized remat and when machine licm
3907 // can properly the instructions.
3908 let isReMaterializable = 1 in {
3909 def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3911 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3912 Requires<[IsARM, UseMovt]>;
3914 def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3916 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3917 Requires<[IsARM, UseMovt]>;
3919 let AddedComplexity = 10 in
3920 def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3922 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3923 Requires<[IsARM, UseMovt]>;
3924 } // isReMaterializable
3926 // ConstantPool, GlobalAddress, and JumpTable
3927 def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3928 Requires<[IsARM, DontUseMovt]>;
3929 def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3930 def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3931 Requires<[IsARM, UseMovt]>;
3932 def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3933 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3935 // TODO: add,sub,and, 3-instr forms?
3938 def : ARMPat<(ARMtcret tcGPR:$dst),
3939 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3941 def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3942 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3944 def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3945 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3947 def : ARMPat<(ARMtcret tcGPR:$dst),
3948 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3950 def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3951 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3953 def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3954 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3957 def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3958 Requires<[IsARM, IsNotDarwin]>;
3959 def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3960 Requires<[IsARM, IsDarwin]>;
3962 // zextload i1 -> zextload i8
3963 def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3964 def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3966 // extload -> zextload
3967 def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3968 def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3969 def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3970 def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3972 def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3974 def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3975 def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3978 def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3979 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3980 (SMULBB GPR:$a, GPR:$b)>;
3981 def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3982 (SMULBB GPR:$a, GPR:$b)>;
3983 def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3984 (sra GPR:$b, (i32 16))),
3985 (SMULBT GPR:$a, GPR:$b)>;
3986 def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3987 (SMULBT GPR:$a, GPR:$b)>;
3988 def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3989 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3990 (SMULTB GPR:$a, GPR:$b)>;
3991 def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3992 (SMULTB GPR:$a, GPR:$b)>;
3993 def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3995 (SMULWB GPR:$a, GPR:$b)>;
3996 def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3997 (SMULWB GPR:$a, GPR:$b)>;
3999 def : ARMV5TEPat<(add GPR:$acc,
4000 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4001 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4002 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4003 def : ARMV5TEPat<(add GPR:$acc,
4004 (mul sext_16_node:$a, sext_16_node:$b)),
4005 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4006 def : ARMV5TEPat<(add GPR:$acc,
4007 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4008 (sra GPR:$b, (i32 16)))),
4009 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4010 def : ARMV5TEPat<(add GPR:$acc,
4011 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4012 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4013 def : ARMV5TEPat<(add GPR:$acc,
4014 (mul (sra GPR:$a, (i32 16)),
4015 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4016 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4017 def : ARMV5TEPat<(add GPR:$acc,
4018 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4019 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4020 def : ARMV5TEPat<(add GPR:$acc,
4021 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4023 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4024 def : ARMV5TEPat<(add GPR:$acc,
4025 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4026 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4029 // Pre-v7 uses MCR for synchronization barriers.
4030 def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4031 Requires<[IsARM, HasV6]>;
4034 //===----------------------------------------------------------------------===//
4038 include "ARMInstrThumb.td"
4040 //===----------------------------------------------------------------------===//
4044 include "ARMInstrThumb2.td"
4046 //===----------------------------------------------------------------------===//
4047 // Floating Point Support
4050 include "ARMInstrVFP.td"
4052 //===----------------------------------------------------------------------===//
4053 // Advanced SIMD (NEON) Support
4056 include "ARMInstrNEON.td"