1 //===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file describes the ARM VFP instruction set.
12 //===----------------------------------------------------------------------===//
15 SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
17 SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
19 SDTypeProfile<0, 1, [SDTCisFP<0>]>;
21 SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
24 def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25 def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26 def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27 def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
28 def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
29 def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30 def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
31 def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
33 //===----------------------------------------------------------------------===//
34 // Operand Definitions.
38 def vfp_f32imm : Operand<f32>,
39 PatLeaf<(f32 fpimm), [{
40 return ARM::getVFPf32Imm(N->getValueAPF()) != -1;
42 let PrintMethod = "printVFPf32ImmOperand";
45 def vfp_f64imm : Operand<f64>,
46 PatLeaf<(f64 fpimm), [{
47 return ARM::getVFPf64Imm(N->getValueAPF()) != -1;
49 let PrintMethod = "printVFPf64ImmOperand";
53 //===----------------------------------------------------------------------===//
54 // Load / store Instructions.
57 let canFoldAsLoad = 1 in {
58 def FLDD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
59 IIC_fpLoad64, "fldd", "\t$dst, $addr",
60 [(set DPR:$dst, (load addrmode5:$addr))]>;
62 def FLDS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
63 IIC_fpLoad32, "flds", "\t$dst, $addr",
64 [(set SPR:$dst, (load addrmode5:$addr))]>;
67 def FSTD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
68 IIC_fpStore64, "fstd", "\t$src, $addr",
69 [(store DPR:$src, addrmode5:$addr)]>;
71 def FSTS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
72 IIC_fpStore32, "fsts", "\t$src, $addr",
73 [(store SPR:$src, addrmode5:$addr)]>;
75 //===----------------------------------------------------------------------===//
76 // Load / store multiple Instructions.
79 let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
80 def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb,
81 variable_ops), IIC_fpLoadm,
82 "fldm${addr:submode}d${p}\t${addr:base}, $wb",
87 def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb,
88 variable_ops), IIC_fpLoadm,
89 "fldm${addr:submode}s${p}\t${addr:base}, $wb",
93 } // mayLoad, hasExtraDefRegAllocReq
95 let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
96 def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb,
97 variable_ops), IIC_fpStorem,
98 "fstm${addr:submode}d${p}\t${addr:base}, $wb",
103 def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb,
104 variable_ops), IIC_fpStorem,
105 "fstm${addr:submode}s${p}\t${addr:base}, $wb",
109 } // mayStore, hasExtraSrcRegAllocReq
111 // FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
113 //===----------------------------------------------------------------------===//
114 // FP Binary Operations.
117 def FADDD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
118 IIC_fpALU64, "faddd", "\t$dst, $a, $b",
119 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
121 def FADDS : ASbIn<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
122 IIC_fpALU32, "fadds", "\t$dst, $a, $b",
123 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
125 // These are encoded as unary instructions.
126 let Defs = [FPSCR] in {
127 def FCMPED : ADuI<0b11101011, 0b0100, 0b1100, (outs), (ins DPR:$a, DPR:$b),
128 IIC_fpCMP64, "fcmped", "\t$a, $b",
129 [(arm_cmpfp DPR:$a, DPR:$b)]>;
131 def FCMPES : ASuI<0b11101011, 0b0100, 0b1100, (outs), (ins SPR:$a, SPR:$b),
132 IIC_fpCMP32, "fcmpes", "\t$a, $b",
133 [(arm_cmpfp SPR:$a, SPR:$b)]>;
136 def FDIVD : ADbI<0b11101000, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
137 IIC_fpDIV64, "fdivd", "\t$dst, $a, $b",
138 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
140 def FDIVS : ASbI<0b11101000, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
141 IIC_fpDIV32, "fdivs", "\t$dst, $a, $b",
142 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
144 def FMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
145 IIC_fpMUL64, "fmuld", "\t$dst, $a, $b",
146 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
148 def FMULS : ASbIn<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
149 IIC_fpMUL32, "fmuls", "\t$dst, $a, $b",
150 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
152 def FNMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
153 IIC_fpMUL64, "fnmuld", "\t$dst, $a, $b",
154 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]> {
158 def FNMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
159 IIC_fpMUL32, "fnmuls", "\t$dst, $a, $b",
160 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]> {
164 // Match reassociated forms only if not sign dependent rounding.
165 def : Pat<(fmul (fneg DPR:$a), DPR:$b),
166 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
167 def : Pat<(fmul (fneg SPR:$a), SPR:$b),
168 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
171 def FSUBD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
172 IIC_fpALU64, "fsubd", "\t$dst, $a, $b",
173 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]> {
177 def FSUBS : ASbIn<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
178 IIC_fpALU32, "fsubs", "\t$dst, $a, $b",
179 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]> {
183 //===----------------------------------------------------------------------===//
184 // FP Unary Operations.
187 def FABSD : ADuI<0b11101011, 0b0000, 0b1100, (outs DPR:$dst), (ins DPR:$a),
188 IIC_fpUNA64, "fabsd", "\t$dst, $a",
189 [(set DPR:$dst, (fabs DPR:$a))]>;
191 def FABSS : ASuIn<0b11101011, 0b0000, 0b1100, (outs SPR:$dst), (ins SPR:$a),
192 IIC_fpUNA32, "fabss", "\t$dst, $a",
193 [(set SPR:$dst, (fabs SPR:$a))]>;
195 let Defs = [FPSCR] in {
196 def FCMPEZD : ADuI<0b11101011, 0b0101, 0b1100, (outs), (ins DPR:$a),
197 IIC_fpCMP64, "fcmpezd", "\t$a",
198 [(arm_cmpfp0 DPR:$a)]>;
200 def FCMPEZS : ASuI<0b11101011, 0b0101, 0b1100, (outs), (ins SPR:$a),
201 IIC_fpCMP32, "fcmpezs", "\t$a",
202 [(arm_cmpfp0 SPR:$a)]>;
205 def FCVTDS : ASuI<0b11101011, 0b0111, 0b1100, (outs DPR:$dst), (ins SPR:$a),
206 IIC_fpCVTDS, "fcvtds", "\t$dst, $a",
207 [(set DPR:$dst, (fextend SPR:$a))]>;
209 // Special case encoding: bits 11-8 is 0b1011.
210 def FCVTSD : VFPAI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
211 IIC_fpCVTSD, "fcvtsd", "\t$dst, $a",
212 [(set SPR:$dst, (fround DPR:$a))]> {
213 let Inst{27-23} = 0b11101;
214 let Inst{21-16} = 0b110111;
215 let Inst{11-8} = 0b1011;
216 let Inst{7-4} = 0b1100;
219 let neverHasSideEffects = 1 in {
220 def FCPYD : ADuI<0b11101011, 0b0000, 0b0100, (outs DPR:$dst), (ins DPR:$a),
221 IIC_fpUNA64, "fcpyd", "\t$dst, $a", []>;
223 def FCPYS : ASuI<0b11101011, 0b0000, 0b0100, (outs SPR:$dst), (ins SPR:$a),
224 IIC_fpUNA32, "fcpys", "\t$dst, $a", []>;
225 } // neverHasSideEffects
227 def FNEGD : ADuI<0b11101011, 0b0001, 0b0100, (outs DPR:$dst), (ins DPR:$a),
228 IIC_fpUNA64, "fnegd", "\t$dst, $a",
229 [(set DPR:$dst, (fneg DPR:$a))]>;
231 def FNEGS : ASuIn<0b11101011, 0b0001, 0b0100, (outs SPR:$dst), (ins SPR:$a),
232 IIC_fpUNA32, "fnegs", "\t$dst, $a",
233 [(set SPR:$dst, (fneg SPR:$a))]>;
235 def FSQRTD : ADuI<0b11101011, 0b0001, 0b1100, (outs DPR:$dst), (ins DPR:$a),
236 IIC_fpSQRT64, "fsqrtd", "\t$dst, $a",
237 [(set DPR:$dst, (fsqrt DPR:$a))]>;
239 def FSQRTS : ASuI<0b11101011, 0b0001, 0b1100, (outs SPR:$dst), (ins SPR:$a),
240 IIC_fpSQRT32, "fsqrts", "\t$dst, $a",
241 [(set SPR:$dst, (fsqrt SPR:$a))]>;
243 //===----------------------------------------------------------------------===//
244 // FP <-> GPR Copies. Int <-> FP Conversions.
247 def FMRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
248 IIC_VMOVSI, "fmrs", "\t$dst, $src",
249 [(set GPR:$dst, (bitconvert SPR:$src))]>;
251 def FMSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
252 IIC_VMOVIS, "fmsr", "\t$dst, $src",
253 [(set SPR:$dst, (bitconvert GPR:$src))]>;
255 def FMRRD : AVConv3I<0b11000101, 0b1011,
256 (outs GPR:$wb, GPR:$dst2), (ins DPR:$src),
257 IIC_VMOVDI, "fmrrd", "\t$wb, $dst2, $src",
258 [/* FIXME: Can't write pattern for multiple result instr*/]>;
263 def FMDRR : AVConv5I<0b11000100, 0b1011,
264 (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
265 IIC_VMOVID, "fmdrr", "\t$dst, $src1, $src2",
266 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
271 // FMRX : SPR system reg -> GPR
275 // FMXR: GPR -> VFP Sstem reg
280 def FSITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
281 IIC_fpCVTID, "fsitod", "\t$dst, $a",
282 [(set DPR:$dst, (arm_sitof SPR:$a))]> {
286 def FSITOS : AVConv1In<0b11101011, 0b1000, 0b1010, (outs SPR:$dst),(ins SPR:$a),
287 IIC_fpCVTIS, "fsitos", "\t$dst, $a",
288 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
292 def FUITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
293 IIC_fpCVTID, "fuitod", "\t$dst, $a",
294 [(set DPR:$dst, (arm_uitof SPR:$a))]>;
296 def FUITOS : AVConv1In<0b11101011, 0b1000, 0b1010, (outs SPR:$dst),(ins SPR:$a),
297 IIC_fpCVTIS, "fuitos", "\t$dst, $a",
298 [(set SPR:$dst, (arm_uitof SPR:$a))]>;
301 // Always set Z bit in the instruction, i.e. "round towards zero" variants.
303 def FTOSIZD : AVConv1I<0b11101011, 0b1101, 0b1011,
304 (outs SPR:$dst), (ins DPR:$a),
305 IIC_fpCVTDI, "ftosizd", "\t$dst, $a",
306 [(set SPR:$dst, (arm_ftosi DPR:$a))]> {
307 let Inst{7} = 1; // Z bit
310 def FTOSIZS : AVConv1In<0b11101011, 0b1101, 0b1010,
311 (outs SPR:$dst), (ins SPR:$a),
312 IIC_fpCVTSI, "ftosizs", "\t$dst, $a",
313 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
314 let Inst{7} = 1; // Z bit
317 def FTOUIZD : AVConv1I<0b11101011, 0b1100, 0b1011,
318 (outs SPR:$dst), (ins DPR:$a),
319 IIC_fpCVTDI, "ftouizd", "\t$dst, $a",
320 [(set SPR:$dst, (arm_ftoui DPR:$a))]> {
321 let Inst{7} = 1; // Z bit
324 def FTOUIZS : AVConv1In<0b11101011, 0b1100, 0b1010,
325 (outs SPR:$dst), (ins SPR:$a),
326 IIC_fpCVTSI, "ftouizs", "\t$dst, $a",
327 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
328 let Inst{7} = 1; // Z bit
331 //===----------------------------------------------------------------------===//
332 // FP FMA Operations.
335 def FMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
336 IIC_fpMAC64, "fmacd", "\t$dst, $a, $b",
337 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
338 RegConstraint<"$dstin = $dst">;
340 def FMACS : ASbIn<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
341 IIC_fpMAC32, "fmacs", "\t$dst, $a, $b",
342 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
343 RegConstraint<"$dstin = $dst">;
345 def FMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
346 IIC_fpMAC64, "fmscd", "\t$dst, $a, $b",
347 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
348 RegConstraint<"$dstin = $dst">;
350 def FMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
351 IIC_fpMAC32, "fmscs", "\t$dst, $a, $b",
352 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
353 RegConstraint<"$dstin = $dst">;
355 def FNMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
356 IIC_fpMAC64, "fnmacd", "\t$dst, $a, $b",
357 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
358 RegConstraint<"$dstin = $dst"> {
362 def FNMACS : ASbIn<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
363 IIC_fpMAC32, "fnmacs", "\t$dst, $a, $b",
364 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
365 RegConstraint<"$dstin = $dst"> {
369 def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, DPR:$b)),
370 (FNMACD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
371 def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)),
372 (FNMACS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
374 def FNMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
375 IIC_fpMAC64, "fnmscd", "\t$dst, $a, $b",
376 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
377 RegConstraint<"$dstin = $dst"> {
381 def FNMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
382 IIC_fpMAC32, "fnmscs", "\t$dst, $a, $b",
383 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
384 RegConstraint<"$dstin = $dst"> {
388 //===----------------------------------------------------------------------===//
389 // FP Conditional moves.
392 def FCPYDcc : ADuI<0b11101011, 0b0000, 0b0100,
393 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
394 IIC_fpUNA64, "fcpyd", "\t$dst, $true",
395 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
396 RegConstraint<"$false = $dst">;
398 def FCPYScc : ASuI<0b11101011, 0b0000, 0b0100,
399 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
400 IIC_fpUNA32, "fcpys", "\t$dst, $true",
401 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
402 RegConstraint<"$false = $dst">;
404 def FNEGDcc : ADuI<0b11101011, 0b0001, 0b0100,
405 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
406 IIC_fpUNA64, "fnegd", "\t$dst, $true",
407 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
408 RegConstraint<"$false = $dst">;
410 def FNEGScc : ASuI<0b11101011, 0b0001, 0b0100,
411 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
412 IIC_fpUNA32, "fnegs", "\t$dst, $true",
413 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
414 RegConstraint<"$false = $dst">;
417 //===----------------------------------------------------------------------===//
421 let Defs = [CPSR], Uses = [FPSCR] in
422 def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "fmstat", "",
424 let Inst{27-20} = 0b11101111;
425 let Inst{19-16} = 0b0001;
426 let Inst{15-12} = 0b1111;
427 let Inst{11-8} = 0b1010;
433 // Materialize FP immediates. VFP3 only.
434 let isReMaterializable = 1 in
435 def FCONSTS : VFPAI<(outs SPR:$dst), (ins vfp_f32imm:$imm),
436 VFPMiscFrm, IIC_VMOVImm,
437 "fconsts", "\t$dst, $imm",
438 [(set SPR:$dst, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
439 let Inst{27-23} = 0b11101;
440 let Inst{21-20} = 0b11;
441 let Inst{11-9} = 0b101;
443 let Inst{7-4} = 0b0000;
446 let isReMaterializable = 1 in
447 def FCONSTD : VFPAI<(outs DPR:$dst), (ins vfp_f64imm:$imm),
448 VFPMiscFrm, IIC_VMOVImm,
449 "fconstd", "\t$dst, $imm",
450 [(set DPR:$dst, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
451 let Inst{27-23} = 0b11101;
452 let Inst{21-20} = 0b11;
453 let Inst{11-9} = 0b101;
455 let Inst{7-4} = 0b0000;