1 //===- ThumbDisassemblerCore.h - Thumb disassembler helpers -----*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file is part of the ARM Disassembler.
11 // It contains code for disassembling a Thumb instr. It is to be included by
12 // ARMDisassemblerCore.cpp because it contains the static DisassembleThumbFrm()
13 // function which acts as the dispatcher to disassemble a Thumb instruction.
15 //===----------------------------------------------------------------------===//
17 ///////////////////////////////
19 // Utility Functions //
21 ///////////////////////////////
23 // Utilities for 16-bit Thumb instructions.
25 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
27 [ tRm ] [ tRn ] [ tRd ]
40 // Extract tRt: Inst{10-8}.
41 static inline unsigned getT1tRt(uint32_t insn) {
42 return slice(insn, 10, 8);
45 // Extract tRm: Inst{8-6}.
46 static inline unsigned getT1tRm(uint32_t insn) {
47 return slice(insn, 8, 6);
50 // Extract tRn: Inst{5-3}.
51 static inline unsigned getT1tRn(uint32_t insn) {
52 return slice(insn, 5, 3);
55 // Extract tRd: Inst{2-0}.
56 static inline unsigned getT1tRd(uint32_t insn) {
57 return slice(insn, 2, 0);
60 // Extract [D:Rd]: Inst{7:2-0}.
61 static inline unsigned getT1Rd(uint32_t insn) {
62 return slice(insn, 7, 7) << 3 | slice(insn, 2, 0);
65 // Extract Rm: Inst{6-3}.
66 static inline unsigned getT1Rm(uint32_t insn) {
67 return slice(insn, 6, 3);
70 // Extract imm3: Inst{8-6}.
71 static inline unsigned getT1Imm3(uint32_t insn) {
72 return slice(insn, 8, 6);
75 // Extract imm5: Inst{10-6}.
76 static inline unsigned getT1Imm5(uint32_t insn) {
77 return slice(insn, 10, 6);
80 // Extract i:imm5: Inst{9:7-3}.
81 static inline unsigned getT1Imm6(uint32_t insn) {
82 return slice(insn, 9, 9) << 5 | slice(insn, 7, 3);
85 // Extract imm7: Inst{6-0}.
86 static inline unsigned getT1Imm7(uint32_t insn) {
87 return slice(insn, 6, 0);
90 // Extract imm8: Inst{7-0}.
91 static inline unsigned getT1Imm8(uint32_t insn) {
92 return slice(insn, 7, 0);
95 // Extract imm11: Inst{10-0}.
96 static inline unsigned getT1Imm11(uint32_t insn) {
97 return slice(insn, 10, 0);
100 // Extract cond: Inst{11-8}.
101 static inline unsigned getT1Cond(uint32_t insn) {
102 return slice(insn, 11, 8);
105 static inline bool IsGPR(unsigned RegClass) {
106 return RegClass == ARM::GPRRegClassID || RegClass == ARM::rGPRRegClassID;
109 // Utilities for 32-bit Thumb instructions.
111 // Extract imm4: Inst{19-16}.
112 static inline unsigned getImm4(uint32_t insn) {
113 return slice(insn, 19, 16);
116 // Extract imm3: Inst{14-12}.
117 static inline unsigned getImm3(uint32_t insn) {
118 return slice(insn, 14, 12);
121 // Extract imm8: Inst{7-0}.
122 static inline unsigned getImm8(uint32_t insn) {
123 return slice(insn, 7, 0);
126 // A8.6.61 LDRB (immediate, Thumb) and friends
129 static inline int decodeImm8(uint32_t insn) {
130 int Offset = getImm8(insn);
131 return slice(insn, 9, 9) ? Offset : -Offset;
134 // Extract imm12: Inst{11-0}.
135 static inline unsigned getImm12(uint32_t insn) {
136 return slice(insn, 11, 0);
139 // A8.6.63 LDRB (literal) and friends
142 static inline int decodeImm12(uint32_t insn) {
143 int Offset = getImm12(insn);
144 return slice(insn, 23, 23) ? Offset : -Offset;
147 // Extract imm2: Inst{7-6}.
148 static inline unsigned getImm2(uint32_t insn) {
149 return slice(insn, 7, 6);
152 // For BFI, BFC, t2SBFX, and t2UBFX.
153 // Extract lsb: Inst{14-12:7-6}.
154 static inline unsigned getLsb(uint32_t insn) {
155 return getImm3(insn) << 2 | getImm2(insn);
159 // Extract msb: Inst{4-0}.
160 static inline unsigned getMsb(uint32_t insn) {
161 return slice(insn, 4, 0);
164 // For t2SBFX and t2UBFX.
165 // Extract widthminus1: Inst{4-0}.
166 static inline unsigned getWidthMinus1(uint32_t insn) {
167 return slice(insn, 4, 0);
170 // For t2ADDri12 and t2SUBri12.
171 // imm12 = i:imm3:imm8;
172 static inline unsigned getIImm3Imm8(uint32_t insn) {
173 return slice(insn, 26, 26) << 11 | getImm3(insn) << 8 | getImm8(insn);
176 // For t2MOVi16 and t2MOVTi16.
177 // imm16 = imm4:i:imm3:imm8;
178 static inline unsigned getImm16(uint32_t insn) {
179 return getImm4(insn) << 12 | slice(insn, 26, 26) << 11 |
180 getImm3(insn) << 8 | getImm8(insn);
183 // Inst{5-4} encodes the shift type.
184 static inline unsigned getShiftTypeBits(uint32_t insn) {
185 return slice(insn, 5, 4);
188 // Inst{14-12}:Inst{7-6} encodes the imm5 shift amount.
189 static inline unsigned getShiftAmtBits(uint32_t insn) {
190 return getImm3(insn) << 2 | getImm2(insn);
194 // Encoding T1 ARMv6T2, ARMv7
195 // LLVM-specific encoding for #<lsb> and #<width>
196 static inline bool getBitfieldInvMask(uint32_t insn, uint32_t &mask) {
197 uint32_t lsb = getImm3(insn) << 2 | getImm2(insn);
198 uint32_t msb = getMsb(insn);
201 DEBUG(errs() << "Encoding error: msb < lsb\n");
204 for (uint32_t i = lsb; i <= msb; ++i)
210 // A8.4 Shifts applied to a register
211 // A8.4.1 Constant shifts
212 // A8.4.3 Pseudocode details of instruction-specified shifts and rotates
214 // decodeImmShift() returns the shift amount and the the shift opcode.
215 // Note that, as of Jan-06-2010, LLVM does not support rrx shifted operands yet.
216 static inline unsigned decodeImmShift(unsigned bits2, unsigned imm5,
217 ARM_AM::ShiftOpc &ShOp) {
219 assert(imm5 < 32 && "Invalid imm5 argument");
221 default: assert(0 && "No such value");
223 ShOp = (imm5 == 0 ? ARM_AM::no_shift : ARM_AM::lsl);
227 return (imm5 == 0 ? 32 : imm5);
230 return (imm5 == 0 ? 32 : imm5);
232 ShOp = (imm5 == 0 ? ARM_AM::rrx : ARM_AM::ror);
233 return (imm5 == 0 ? 1 : imm5);
237 // A6.3.2 Modified immediate constants in Thumb instructions
239 // ThumbExpandImm() returns the modified immediate constant given an imm12 for
240 // Thumb data-processing instructions with modified immediate.
241 // See also A6.3.1 Data-processing (modified immediate).
242 static inline unsigned ThumbExpandImm(unsigned imm12) {
243 assert(imm12 <= 0xFFF && "Invalid imm12 argument");
245 // If the leading two bits is 0b00, the modified immediate constant is
246 // obtained by splatting the low 8 bits into the first byte, every other byte,
247 // or every byte of a 32-bit value.
249 // Otherwise, a rotate right of '1':imm12<6:0> by the amount imm12<11:7> is
252 if (slice(imm12, 11, 10) == 0) {
253 unsigned short control = slice(imm12, 9, 8);
254 unsigned imm8 = slice(imm12, 7, 0);
257 assert(0 && "No such value");
262 return imm8 << 16 | imm8;
264 return imm8 << 24 | imm8 << 8;
266 return imm8 << 24 | imm8 << 16 | imm8 << 8 | imm8;
269 // A rotate is required.
270 unsigned Val = 1 << 7 | slice(imm12, 6, 0);
271 unsigned Amt = slice(imm12, 11, 7);
272 return ARM_AM::rotr32(Val, Amt);
276 static inline int decodeImm32_B_EncodingT3(uint32_t insn) {
277 bool S = slice(insn, 26, 26);
278 bool J1 = slice(insn, 13, 13);
279 bool J2 = slice(insn, 11, 11);
280 unsigned Imm21 = slice(insn, 21, 16) << 12 | slice(insn, 10, 0) << 1;
281 if (S) Imm21 |= 1 << 20;
282 if (J2) Imm21 |= 1 << 19;
283 if (J1) Imm21 |= 1 << 18;
285 return SignExtend32<21>(Imm21);
288 static inline int decodeImm32_B_EncodingT4(uint32_t insn) {
289 unsigned S = slice(insn, 26, 26);
290 bool I1 = slice(insn, 13, 13) == S;
291 bool I2 = slice(insn, 11, 11) == S;
292 unsigned Imm25 = slice(insn, 25, 16) << 12 | slice(insn, 10, 0) << 1;
293 if (S) Imm25 |= 1 << 24;
294 if (I1) Imm25 |= 1 << 23;
295 if (I2) Imm25 |= 1 << 22;
297 return SignExtend32<25>(Imm25);
300 static inline int decodeImm32_BL(uint32_t insn) {
301 unsigned S = slice(insn, 26, 26);
302 bool I1 = slice(insn, 13, 13) == S;
303 bool I2 = slice(insn, 11, 11) == S;
304 unsigned Imm25 = slice(insn, 25, 16) << 12 | slice(insn, 10, 0) << 1;
305 if (S) Imm25 |= 1 << 24;
306 if (I1) Imm25 |= 1 << 23;
307 if (I2) Imm25 |= 1 << 22;
309 return SignExtend32<25>(Imm25);
312 static inline int decodeImm32_BLX(uint32_t insn) {
313 unsigned S = slice(insn, 26, 26);
314 bool I1 = slice(insn, 13, 13) == S;
315 bool I2 = slice(insn, 11, 11) == S;
316 unsigned Imm25 = slice(insn, 25, 16) << 12 | slice(insn, 10, 1) << 2;
317 if (S) Imm25 |= 1 << 24;
318 if (I1) Imm25 |= 1 << 23;
319 if (I2) Imm25 |= 1 << 22;
321 return SignExtend32<25>(Imm25);
324 // See, for example, A8.6.221 SXTAB16.
325 static inline unsigned decodeRotate(uint32_t insn) {
326 unsigned rotate = slice(insn, 5, 4);
330 ///////////////////////////////////////////////
332 // Thumb1 instruction disassembly functions. //
334 ///////////////////////////////////////////////
336 // See "Utilities for 16-bit Thumb instructions" for register naming convention.
338 // A6.2.1 Shift (immediate), add, subtract, move, and compare
340 // shift immediate: tRd CPSR tRn imm5
341 // add/sub register: tRd CPSR tRn tRm
342 // add/sub 3-bit immediate: tRd CPSR tRn imm3
343 // add/sub 8-bit immediate: tRt CPSR tRt(TIED_TO) imm8
344 // mov/cmp immediate: tRt [CPSR] imm8 (CPSR present for mov)
348 static bool DisassembleThumb1General(MCInst &MI, unsigned Opcode, uint32_t insn,
349 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
351 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
352 unsigned &OpIdx = NumOpsAdded;
356 assert(NumOps >= 2 && OpInfo[0].RegClass == ARM::tGPRRegClassID
357 && "Invalid arguments");
359 bool Imm3 = (Opcode == ARM::tADDi3 || Opcode == ARM::tSUBi3);
361 // Use Rt implies use imm8.
362 bool UseRt = (Opcode == ARM::tADDi8 || Opcode == ARM::tSUBi8 ||
363 Opcode == ARM::tMOVi8 || Opcode == ARM::tCMPi8);
365 // Add the destination operand.
366 MI.addOperand(MCOperand::CreateReg(
367 getRegisterEnum(B, ARM::tGPRRegClassID,
368 UseRt ? getT1tRt(insn) : getT1tRd(insn))));
371 // Check whether the next operand to be added is a CCR Register.
372 if (OpInfo[OpIdx].RegClass == ARM::CCRRegClassID) {
373 assert(OpInfo[OpIdx].isOptionalDef() && "Optional def operand expected");
374 MI.addOperand(MCOperand::CreateReg(B->InITBlock() ? 0 : ARM::CPSR));
378 // Check whether the next operand to be added is a Thumb1 Register.
379 assert(OpIdx < NumOps && "More operands expected");
380 if (OpInfo[OpIdx].RegClass == ARM::tGPRRegClassID) {
381 // For UseRt, the reg operand is tied to the first reg operand.
382 MI.addOperand(MCOperand::CreateReg(
383 getRegisterEnum(B, ARM::tGPRRegClassID,
384 UseRt ? getT1tRt(insn) : getT1tRn(insn))));
388 // Special case for tMOVSr.
392 // The next available operand is either a reg operand or an imm operand.
393 if (OpInfo[OpIdx].RegClass == ARM::tGPRRegClassID) {
394 // Three register operand instructions.
395 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
398 assert(OpInfo[OpIdx].RegClass < 0 &&
399 !OpInfo[OpIdx].isPredicate() && !OpInfo[OpIdx].isOptionalDef()
400 && "Pure imm operand expected");
401 MI.addOperand(MCOperand::CreateImm(UseRt ? getT1Imm8(insn)
402 : (Imm3 ? getT1Imm3(insn)
403 : getT1Imm5(insn))));
410 // A6.2.2 Data-processing
412 // tCMPr, tTST, tCMN: tRd tRn
413 // tMVN, tRSB: tRd CPSR tRn
414 // Others: tRd CPSR tRd(TIED_TO) tRn
415 static bool DisassembleThumb1DP(MCInst &MI, unsigned Opcode, uint32_t insn,
416 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
418 const TargetInstrDesc &TID = ARMInsts[Opcode];
419 const TargetOperandInfo *OpInfo = TID.OpInfo;
420 unsigned &OpIdx = NumOpsAdded;
424 assert(NumOps >= 2 && OpInfo[0].RegClass == ARM::tGPRRegClassID &&
425 (OpInfo[1].RegClass == ARM::CCRRegClassID
426 || OpInfo[1].RegClass == ARM::tGPRRegClassID)
427 && "Invalid arguments");
429 // Add the destination operand.
430 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
434 // Check whether the next operand to be added is a CCR Register.
435 if (OpInfo[OpIdx].RegClass == ARM::CCRRegClassID) {
436 assert(OpInfo[OpIdx].isOptionalDef() && "Optional def operand expected");
437 MI.addOperand(MCOperand::CreateReg(B->InITBlock() ? 0 : ARM::CPSR));
441 // We have either { tRd(TIED_TO), tRn } or { tRn } remaining.
442 // Process the TIED_TO operand first.
444 assert(OpIdx < NumOps && OpInfo[OpIdx].RegClass == ARM::tGPRRegClassID
445 && "Thumb reg operand expected");
447 if ((Idx = TID.getOperandConstraint(OpIdx, TOI::TIED_TO)) != -1) {
448 // The reg operand is tied to the first reg operand.
449 MI.addOperand(MI.getOperand(Idx));
453 // Process possible next reg operand.
454 if (OpIdx < NumOps && OpInfo[OpIdx].RegClass == ARM::tGPRRegClassID) {
456 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
464 // A6.2.3 Special data instructions and branch and exchange
466 // tADDhirr: Rd Rd(TIED_TO) Rm
468 // tMOVr, tMOVgpr2gpr, tMOVgpr2tgpr, tMOVtgpr2gpr: Rd|tRd Rm|tRn
469 // tBX_RET: 0 operand
470 // tBX_RET_vararg: Rm
472 static bool DisassembleThumb1Special(MCInst &MI, unsigned Opcode, uint32_t insn,
473 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
475 // tBX_RET has 0 operand.
479 // BX/BLX has 1 reg operand: Rm.
481 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
487 const TargetInstrDesc &TID = ARMInsts[Opcode];
488 const TargetOperandInfo *OpInfo = TID.OpInfo;
489 unsigned &OpIdx = NumOpsAdded;
493 // Add the destination operand.
494 unsigned RegClass = OpInfo[OpIdx].RegClass;
495 MI.addOperand(MCOperand::CreateReg(
496 getRegisterEnum(B, RegClass,
497 IsGPR(RegClass) ? getT1Rd(insn)
501 // We have either { Rd(TIED_TO), Rm } or { Rm|tRn } remaining.
502 // Process the TIED_TO operand first.
504 assert(OpIdx < NumOps && "More operands expected");
506 if ((Idx = TID.getOperandConstraint(OpIdx, TOI::TIED_TO)) != -1) {
507 // The reg operand is tied to the first reg operand.
508 MI.addOperand(MI.getOperand(Idx));
512 // The next reg operand is either Rm or tRn.
513 assert(OpIdx < NumOps && "More operands expected");
514 RegClass = OpInfo[OpIdx].RegClass;
515 MI.addOperand(MCOperand::CreateReg(
516 getRegisterEnum(B, RegClass,
517 IsGPR(RegClass) ? getT1Rm(insn)
524 // A8.6.59 LDR (literal)
526 // tLDRpci: tRt imm8*4
527 static bool DisassembleThumb1LdPC(MCInst &MI, unsigned Opcode, uint32_t insn,
528 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
530 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
531 if (!OpInfo) return false;
533 assert(NumOps >= 2 && OpInfo[0].RegClass == ARM::tGPRRegClassID &&
534 (OpInfo[1].RegClass < 0 &&
535 !OpInfo[1].isPredicate() &&
536 !OpInfo[1].isOptionalDef())
537 && "Invalid arguments");
539 // Add the destination operand.
540 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
543 // And the (imm8 << 2) operand.
544 MI.addOperand(MCOperand::CreateImm(getT1Imm8(insn) << 2));
551 // Thumb specific addressing modes (see ARMInstrThumb.td):
553 // t_addrmode_rr := reg + reg
555 // t_addrmode_s4 := reg + reg
558 // t_addrmode_s2 := reg + reg
561 // t_addrmode_s1 := reg + reg
564 // t_addrmode_sp := sp + imm8 * 4
567 // A6.2.4 Load/store single data item
569 // Load/Store Register (reg|imm): tRd tRn imm5 tRm
570 // Load Register Signed Byte|Halfword: tRd tRn tRm
571 static bool DisassembleThumb1LdSt(unsigned opA, MCInst &MI, unsigned Opcode,
572 uint32_t insn, unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
574 const TargetInstrDesc &TID = ARMInsts[Opcode];
575 const TargetOperandInfo *OpInfo = TID.OpInfo;
576 unsigned &OpIdx = NumOpsAdded;
578 // Table A6-5 16-bit Thumb Load/store instructions
579 // opA = 0b0101 for STR/LDR (register) and friends.
580 // Otherwise, we have STR/LDR (immediate) and friends.
581 bool Imm5 = (opA != 5);
584 && OpInfo[0].RegClass == ARM::tGPRRegClassID
585 && OpInfo[1].RegClass == ARM::tGPRRegClassID
586 && "Expect >= 2 operands and first two as thumb reg operands");
588 // Add the destination reg and the base reg.
589 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
591 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
595 // We have either { imm5, tRm } or { tRm } remaining.
596 // Process the imm5 first. Note that STR/LDR (register) should skip the imm5
597 // offset operand for t_addrmode_s[1|2|4].
599 assert(OpIdx < NumOps && "More operands expected");
601 if (OpInfo[OpIdx].RegClass < 0 && !OpInfo[OpIdx].isPredicate() &&
602 !OpInfo[OpIdx].isOptionalDef()) {
604 MI.addOperand(MCOperand::CreateImm(Imm5 ? getT1Imm5(insn) : 0));
608 // The next reg operand is tRm, the offset.
609 assert(OpIdx < NumOps && OpInfo[OpIdx].RegClass == ARM::tGPRRegClassID
610 && "Thumb reg operand expected");
611 MI.addOperand(MCOperand::CreateReg(
613 : getRegisterEnum(B, ARM::tGPRRegClassID,
620 // A6.2.4 Load/store single data item
622 // Load/Store Register SP relative: tRt ARM::SP imm8
623 static bool DisassembleThumb1LdStSP(MCInst &MI, unsigned Opcode, uint32_t insn,
624 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
626 assert((Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi)
627 && "Unexpected opcode");
629 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
630 if (!OpInfo) return false;
632 assert(NumOps >= 3 &&
633 OpInfo[0].RegClass == ARM::tGPRRegClassID &&
634 OpInfo[1].RegClass == ARM::GPRRegClassID &&
635 (OpInfo[2].RegClass < 0 &&
636 !OpInfo[2].isPredicate() &&
637 !OpInfo[2].isOptionalDef())
638 && "Invalid arguments");
640 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
642 MI.addOperand(MCOperand::CreateReg(ARM::SP));
643 MI.addOperand(MCOperand::CreateImm(getT1Imm8(insn)));
648 // Table A6-1 16-bit Thumb instruction encoding
651 // tADDrPCi: tRt imm8
652 static bool DisassembleThumb1AddPCi(MCInst &MI, unsigned Opcode, uint32_t insn,
653 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
655 assert(Opcode == ARM::tADDrPCi && "Unexpected opcode");
657 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
658 if (!OpInfo) return false;
660 assert(NumOps >= 2 && OpInfo[0].RegClass == ARM::tGPRRegClassID &&
661 (OpInfo[1].RegClass < 0 &&
662 !OpInfo[1].isPredicate() &&
663 !OpInfo[1].isOptionalDef())
664 && "Invalid arguments");
666 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
668 MI.addOperand(MCOperand::CreateImm(getT1Imm8(insn)));
673 // Table A6-1 16-bit Thumb instruction encoding
674 // A8.6.8 ADD (SP plus immediate)
676 // tADDrSPi: tRt ARM::SP imm8
677 static bool DisassembleThumb1AddSPi(MCInst &MI, unsigned Opcode, uint32_t insn,
678 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
680 assert(Opcode == ARM::tADDrSPi && "Unexpected opcode");
682 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
683 if (!OpInfo) return false;
685 assert(NumOps >= 3 &&
686 OpInfo[0].RegClass == ARM::tGPRRegClassID &&
687 OpInfo[1].RegClass == ARM::GPRRegClassID &&
688 (OpInfo[2].RegClass < 0 &&
689 !OpInfo[2].isPredicate() &&
690 !OpInfo[2].isOptionalDef())
691 && "Invalid arguments");
693 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
695 MI.addOperand(MCOperand::CreateReg(ARM::SP));
696 MI.addOperand(MCOperand::CreateImm(getT1Imm8(insn)));
701 // tPUSH, tPOP: Pred-Imm Pred-CCR register_list
703 // where register_list = low registers + [lr] for PUSH or
704 // low registers + [pc] for POP
706 // "low registers" is specified by Inst{7-0}
707 // lr|pc is specified by Inst{8}
708 static bool DisassembleThumb1PushPop(MCInst &MI, unsigned Opcode, uint32_t insn,
709 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
711 assert((Opcode == ARM::tPUSH || Opcode == ARM::tPOP) && "Unexpected opcode");
713 unsigned &OpIdx = NumOpsAdded;
715 // Handling the two predicate operands before the reglist.
716 if (B->DoPredicateOperands(MI, Opcode, insn, NumOps))
719 DEBUG(errs() << "Expected predicate operands not found.\n");
723 unsigned RegListBits = slice(insn, 8, 8) << (Opcode == ARM::tPUSH ? 14 : 15)
726 // Fill the variadic part of reglist.
727 for (unsigned i = 0; i < 16; ++i) {
728 if ((RegListBits >> i) & 1) {
729 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
738 // A6.2.5 Miscellaneous 16-bit instructions
739 // Delegate to DisassembleThumb1PushPop() for tPUSH & tPOP.
741 // tADDspi, tSUBspi: ARM::SP ARM::SP(TIED_TO) imm7
742 // t2IT: firstcond=Inst{7-4} mask=Inst{3-0}
743 // tCBNZ, tCBZ: tRd imm6*2
745 // tNOP, tSEV, tYIELD, tWFE, tWFI:
746 // no operand (except predicate pair)
747 // tSETENDBE, tSETENDLE, :
750 static bool DisassembleThumb1Misc(MCInst &MI, unsigned Opcode, uint32_t insn,
751 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
756 if (Opcode == ARM::tPUSH || Opcode == ARM::tPOP)
757 return DisassembleThumb1PushPop(MI, Opcode, insn, NumOps, NumOpsAdded, B);
759 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
761 // Predicate operands are handled elsewhere.
763 OpInfo[0].isPredicate() && OpInfo[1].isPredicate() &&
764 OpInfo[0].RegClass < 0 && OpInfo[1].RegClass == ARM::CCRRegClassID) {
768 if (Opcode == ARM::tADDspi || Opcode == ARM::tSUBspi) {
769 // Special case handling for tADDspi and tSUBspi.
770 // A8.6.8 ADD (SP plus immediate) & A8.6.215 SUB (SP minus immediate)
771 MI.addOperand(MCOperand::CreateReg(ARM::SP));
772 MI.addOperand(MCOperand::CreateReg(ARM::SP));
773 MI.addOperand(MCOperand::CreateImm(getT1Imm7(insn)));
778 if (Opcode == ARM::t2IT) {
779 // Special case handling for If-Then.
781 // Tag the (firstcond[0] bit << 4) along with mask.
784 MI.addOperand(MCOperand::CreateImm(slice(insn, 7, 4)));
786 // firstcond[0] and mask
787 MI.addOperand(MCOperand::CreateImm(slice(insn, 4, 0)));
792 if (Opcode == ARM::tBKPT) {
793 MI.addOperand(MCOperand::CreateImm(getT1Imm8(insn))); // breakpoint value
798 // CPS has a singleton $opt operand that contains the following information:
799 // opt{4-0} = don't care
800 // opt{5} = 0 (false)
801 // opt{8-6} = AIF from Inst{2-0}
802 // opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
803 if (Opcode == ARM::tCPS) {
804 unsigned Option = slice(insn, 2, 0) << 6 | slice(insn, 4, 4) << 9 | 1 << 10;
805 MI.addOperand(MCOperand::CreateImm(Option));
810 assert(NumOps >= 2 && OpInfo[0].RegClass == ARM::tGPRRegClassID &&
811 (OpInfo[1].RegClass < 0 || OpInfo[1].RegClass==ARM::tGPRRegClassID)
812 && "Expect >=2 operands");
814 // Add the destination operand.
815 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
818 if (OpInfo[1].RegClass == ARM::tGPRRegClassID) {
819 // Two register instructions.
820 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
824 assert((Opcode == ARM::tCBNZ || Opcode == ARM::tCBZ) &&"Unexpected opcode");
825 MI.addOperand(MCOperand::CreateImm(getT1Imm6(insn) * 2));
833 // A8.6.53 LDM / LDMIA
834 // A8.6.189 STM / STMIA
836 // tLDMIA_UPD/tSTMIA_UPD: tRt tRt AM4ModeImm Pred-Imm Pred-CCR register_list
837 // tLDMIA: tRt AM4ModeImm Pred-Imm Pred-CCR register_list
838 static bool DisassembleThumb1LdStMul(bool Ld, MCInst &MI, unsigned Opcode,
839 uint32_t insn, unsigned short NumOps,
840 unsigned &NumOpsAdded, BO B) {
841 assert((Opcode == ARM::tLDMIA || Opcode == ARM::tLDMIA_UPD ||
842 Opcode == ARM::tSTMIA_UPD) && "Unexpected opcode");
844 unsigned tRt = getT1tRt(insn);
847 // WB register, if necessary.
848 if (Opcode == ARM::tLDMIA_UPD || Opcode == ARM::tSTMIA_UPD) {
849 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
854 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
858 // Handling the two predicate operands before the reglist.
859 if (B->DoPredicateOperands(MI, Opcode, insn, NumOps)) {
862 DEBUG(errs() << "Expected predicate operands not found.\n");
866 unsigned RegListBits = slice(insn, 7, 0);
868 // Fill the variadic part of reglist.
869 for (unsigned i = 0; i < 8; ++i)
870 if ((RegListBits >> i) & 1) {
871 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::tGPRRegClassID,
879 static bool DisassembleThumb1LdMul(MCInst &MI, unsigned Opcode, uint32_t insn,
880 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
881 return DisassembleThumb1LdStMul(true, MI, Opcode, insn, NumOps, NumOpsAdded,
885 static bool DisassembleThumb1StMul(MCInst &MI, unsigned Opcode, uint32_t insn,
886 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
887 return DisassembleThumb1LdStMul(false, MI, Opcode, insn, NumOps, NumOpsAdded,
891 // A8.6.16 B Encoding T1
892 // cond = Inst{11-8} & imm8 = Inst{7-0}
893 // imm32 = SignExtend(imm8:'0', 32)
895 // tBcc: offset Pred-Imm Pred-CCR
896 // tSVC: imm8 Pred-Imm Pred-CCR
897 // tTRAP: 0 operand (early return)
898 static bool DisassembleThumb1CondBr(MCInst &MI, unsigned Opcode, uint32_t insn,
899 unsigned short NumOps, unsigned &NumOpsAdded, BO) {
901 if (Opcode == ARM::tTRAP)
904 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
905 if (!OpInfo) return false;
907 assert(NumOps == 3 && OpInfo[0].RegClass < 0 &&
908 OpInfo[1].isPredicate() && OpInfo[2].RegClass == ARM::CCRRegClassID
909 && "Exactly 3 operands expected");
911 unsigned Imm8 = getT1Imm8(insn);
912 MI.addOperand(MCOperand::CreateImm(
913 Opcode == ARM::tBcc ? SignExtend32<9>(Imm8 << 1) + 4
916 // Predicate operands by ARMBasicMCBuilder::TryPredicateAndSBitModifier().
922 // A8.6.16 B Encoding T2
923 // imm11 = Inst{10-0}
924 // imm32 = SignExtend(imm11:'0', 32)
927 static bool DisassembleThumb1Br(MCInst &MI, unsigned Opcode, uint32_t insn,
928 unsigned short NumOps, unsigned &NumOpsAdded, BO) {
930 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
931 if (!OpInfo) return false;
933 assert(NumOps == 1 && OpInfo[0].RegClass < 0 && "1 imm operand expected");
935 unsigned Imm11 = getT1Imm11(insn);
937 // When executing a Thumb instruction, PC reads as the address of the current
938 // instruction plus 4. The assembler subtracts 4 from the difference between
939 // the branch instruction and the target address, disassembler has to add 4 to
941 MI.addOperand(MCOperand::CreateImm(SignExtend32<12>(Imm11 << 1) + 4));
949 // See A6.2 16-bit Thumb instruction encoding for instruction classes
950 // corresponding to op.
952 // Table A6-1 16-bit Thumb instruction encoding (abridged)
953 // op Instruction or instruction class
954 // ------ --------------------------------------------------------------------
955 // 00xxxx Shift (immediate), add, subtract, move, and compare on page A6-7
956 // 010000 Data-processing on page A6-8
957 // 010001 Special data instructions and branch and exchange on page A6-9
958 // 01001x Load from Literal Pool, see LDR (literal) on page A8-122
959 // 0101xx Load/store single data item on page A6-10
962 // 10100x Generate PC-relative address, see ADR on page A8-32
963 // 10101x Generate SP-relative address, see ADD (SP plus immediate) on
965 // 1011xx Miscellaneous 16-bit instructions on page A6-11
966 // 11000x Store multiple registers, see STM / STMIA / STMEA on page A8-374
967 // 11001x Load multiple registers, see LDM / LDMIA / LDMFD on page A8-110 a
968 // 1101xx Conditional branch, and Supervisor Call on page A6-13
969 // 11100x Unconditional Branch, see B on page A8-44
971 static bool DisassembleThumb1(uint16_t op, MCInst &MI, unsigned Opcode,
972 uint32_t insn, unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
974 unsigned op1 = slice(op, 5, 4);
975 unsigned op2 = slice(op, 3, 2);
976 unsigned op3 = slice(op, 1, 0);
977 unsigned opA = slice(op, 5, 2);
980 // A6.2.1 Shift (immediate), add, subtract, move, and compare
981 return DisassembleThumb1General(MI, Opcode, insn, NumOps, NumOpsAdded, B);
987 // A6.2.2 Data-processing
988 return DisassembleThumb1DP(MI, Opcode, insn, NumOps, NumOpsAdded, B);
990 // A6.2.3 Special data instructions and branch and exchange
991 return DisassembleThumb1Special(MI, Opcode, insn, NumOps, NumOpsAdded,
994 // A8.6.59 LDR (literal)
995 return DisassembleThumb1LdPC(MI, Opcode, insn, NumOps, NumOpsAdded, B);
999 // A6.2.4 Load/store single data item
1000 return DisassembleThumb1LdSt(opA, MI, Opcode, insn, NumOps, NumOpsAdded,
1008 // A6.2.4 Load/store single data item
1009 return DisassembleThumb1LdSt(opA, MI, Opcode, insn, NumOps, NumOpsAdded,
1012 // A6.2.4 Load/store single data item
1013 return DisassembleThumb1LdStSP(MI, Opcode, insn, NumOps, NumOpsAdded, B);
1017 return DisassembleThumb1AddPCi(MI, Opcode, insn, NumOps, NumOpsAdded,
1020 // A8.6.8 ADD (SP plus immediate)
1021 return DisassembleThumb1AddSPi(MI, Opcode, insn, NumOps, NumOpsAdded,
1025 // A6.2.5 Miscellaneous 16-bit instructions
1026 return DisassembleThumb1Misc(MI, Opcode, insn, NumOps, NumOpsAdded, B);
1033 // A8.6.189 STM / STMIA / STMEA
1034 return DisassembleThumb1StMul(MI, Opcode, insn, NumOps, NumOpsAdded, B);
1036 // A8.6.53 LDM / LDMIA / LDMFD
1037 return DisassembleThumb1LdMul(MI, Opcode, insn, NumOps, NumOpsAdded, B);
1040 // A6.2.6 Conditional branch, and Supervisor Call
1041 return DisassembleThumb1CondBr(MI, Opcode, insn, NumOps, NumOpsAdded, B);
1043 // Unconditional Branch, see B on page A8-44
1044 return DisassembleThumb1Br(MI, Opcode, insn, NumOps, NumOpsAdded, B);
1046 assert(0 && "Unreachable code");
1051 assert(0 && "Unreachable code");
1058 ///////////////////////////////////////////////
1060 // Thumb2 instruction disassembly functions. //
1062 ///////////////////////////////////////////////
1064 ///////////////////////////////////////////////////////////
1066 // Note: the register naming follows the ARM convention! //
1068 ///////////////////////////////////////////////////////////
1070 static inline bool Thumb2SRSOpcode(unsigned Opcode) {
1074 case ARM::t2SRSDBW: case ARM::t2SRSDB:
1075 case ARM::t2SRSIAW: case ARM::t2SRSIA:
1080 static inline bool Thumb2RFEOpcode(unsigned Opcode) {
1084 case ARM::t2RFEDBW: case ARM::t2RFEDB:
1085 case ARM::t2RFEIAW: case ARM::t2RFEIA:
1090 // t2SRS[IA|DB]W/t2SRS[IA|DB]: mode_imm = Inst{4-0}
1091 static bool DisassembleThumb2SRS(MCInst &MI, unsigned Opcode, uint32_t insn,
1092 unsigned short NumOps, unsigned &NumOpsAdded) {
1093 MI.addOperand(MCOperand::CreateImm(slice(insn, 4, 0)));
1098 // t2RFE[IA|DB]W/t2RFE[IA|DB]: Rn
1099 static bool DisassembleThumb2RFE(MCInst &MI, unsigned Opcode, uint32_t insn,
1100 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1101 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1107 static bool DisassembleThumb2LdStMul(MCInst &MI, unsigned Opcode, uint32_t insn,
1108 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1110 if (Thumb2SRSOpcode(Opcode))
1111 return DisassembleThumb2SRS(MI, Opcode, insn, NumOps, NumOpsAdded);
1113 if (Thumb2RFEOpcode(Opcode))
1114 return DisassembleThumb2RFE(MI, Opcode, insn, NumOps, NumOpsAdded, B);
1116 assert((Opcode == ARM::t2LDMIA || Opcode == ARM::t2LDMIA_UPD ||
1117 Opcode == ARM::t2LDMDB || Opcode == ARM::t2LDMDB_UPD ||
1118 Opcode == ARM::t2STMIA || Opcode == ARM::t2STMIA_UPD ||
1119 Opcode == ARM::t2STMDB || Opcode == ARM::t2STMDB_UPD)
1120 && "Unexpected opcode");
1121 assert(NumOps >= 5 && "Thumb2 LdStMul expects NumOps >= 5");
1125 unsigned Base = getRegisterEnum(B, ARM::GPRRegClassID, decodeRn(insn));
1127 // Writeback to base.
1128 if (Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD ||
1129 Opcode == ARM::t2STMIA_UPD || Opcode == ARM::t2STMDB_UPD) {
1130 MI.addOperand(MCOperand::CreateReg(Base));
1134 MI.addOperand(MCOperand::CreateReg(Base));
1137 // Handling the two predicate operands before the reglist.
1138 if (B->DoPredicateOperands(MI, Opcode, insn, NumOps)) {
1141 DEBUG(errs() << "Expected predicate operands not found.\n");
1145 unsigned RegListBits = insn & ((1 << 16) - 1);
1147 // Fill the variadic part of reglist.
1148 for (unsigned i = 0; i < 16; ++i)
1149 if ((RegListBits >> i) & 1) {
1150 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1159 // t2LDREXD: Rd Rs Rn
1160 // t2LDREXB, t2LDREXH: Rd Rn
1161 // t2STREX: Rs Rd Rn
1162 // t2STREXD: Rm Rd Rs Rn
1163 // t2STREXB, t2STREXH: Rm Rd Rn
1164 static bool DisassembleThumb2LdStEx(MCInst &MI, unsigned Opcode, uint32_t insn,
1165 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1167 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
1168 if (!OpInfo) return false;
1170 unsigned &OpIdx = NumOpsAdded;
1175 && OpInfo[0].RegClass == ARM::GPRRegClassID
1176 && OpInfo[1].RegClass == ARM::GPRRegClassID
1177 && "Expect >=2 operands and first two as reg operands");
1179 bool isStore = (ARM::t2STREX <= Opcode && Opcode <= ARM::t2STREXH);
1180 bool isSW = (Opcode == ARM::t2LDREX || Opcode == ARM::t2STREX);
1181 bool isDW = (Opcode == ARM::t2LDREXD || Opcode == ARM::t2STREXD);
1183 // Add the destination operand for store.
1185 MI.addOperand(MCOperand::CreateReg(
1186 getRegisterEnum(B, ARM::GPRRegClassID,
1187 isSW ? decodeRs(insn) : decodeRm(insn))));
1191 // Source operand for store and destination operand for load.
1192 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1196 // Thumb2 doubleword complication: with an extra source/destination operand.
1198 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1203 // Finally add the pointer operand.
1204 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1211 // LLVM, as of Jan-05-2010, does not output <Rt2>, i.e., Rs, in the asm.
1212 // Whereas the ARM Arch. Manual does not require that t2 = t+1 like in ARM ISA.
1214 // t2LDRDi8: Rd Rs Rn imm8s4 (offset mode)
1215 // t2LDRDpci: Rd Rs imm8s4 (Not decoded, prefer the generic t2LDRDi8 version)
1216 // t2STRDi8: Rd Rs Rn imm8s4 (offset mode)
1218 // Ditto for t2LDRD_PRE, t2LDRD_POST, t2STRD_PRE, t2STRD_POST, which are for
1219 // disassembly only and do not have a tied_to writeback base register operand.
1220 static bool DisassembleThumb2LdStDual(MCInst &MI, unsigned Opcode,
1221 uint32_t insn, unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1223 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
1224 if (!OpInfo) return false;
1227 && OpInfo[0].RegClass == ARM::GPRRegClassID
1228 && OpInfo[1].RegClass == ARM::GPRRegClassID
1229 && OpInfo[2].RegClass == ARM::GPRRegClassID
1230 && OpInfo[3].RegClass < 0
1231 && "Expect >= 4 operands and first 3 as reg operands");
1233 // Add the <Rt> <Rt2> operands.
1234 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1236 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1238 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1241 // Finally add (+/-)imm8*4, depending on the U bit.
1242 int Offset = getImm8(insn) * 4;
1243 if (getUBit(insn) == 0)
1245 MI.addOperand(MCOperand::CreateImm(Offset));
1251 // PC-based defined for Codegen, which do not get decoded by design:
1253 // t2TBB, t2TBH: Rm immDontCare immDontCare
1255 // Generic version defined for disassembly:
1257 // t2TBBgen, t2TBHgen: Rn Rm Pred-Imm Pred-CCR
1258 static bool DisassembleThumb2TB(MCInst &MI, unsigned Opcode,
1259 uint32_t insn, unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1261 assert(NumOps >= 2 && "Expect >= 2 operands");
1263 // The generic version of TBB/TBH needs a base register.
1264 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1266 // Add the index register.
1267 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1274 static inline bool Thumb2ShiftOpcode(unsigned Opcode) {
1278 case ARM::t2MOVCClsl: case ARM::t2MOVCClsr:
1279 case ARM::t2MOVCCasr: case ARM::t2MOVCCror:
1280 case ARM::t2LSLri: case ARM::t2LSRri:
1281 case ARM::t2ASRri: case ARM::t2RORri:
1286 // A6.3.11 Data-processing (shifted register)
1288 // Two register operands (Rn=0b1111 no 1st operand reg): Rs Rm
1289 // Two register operands (Rs=0b1111 no dst operand reg): Rn Rm
1290 // Three register operands: Rs Rn Rm
1291 // Three register operands: (Rn=0b1111 Conditional Move) Rs Ro(TIED_TO) Rm
1293 // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1294 // register with shift forms: (Rm, ConstantShiftSpecifier).
1295 // Constant shift specifier: Imm = (ShOp | ShAmt<<3).
1297 // There are special instructions, like t2MOVsra_flag and t2MOVsrl_flag, which
1298 // only require two register operands: Rd, Rm in ARM Reference Manual terms, and
1299 // nothing else, because the shift amount is already specified.
1300 // Similar case holds for t2MOVrx, t2ADDrr, ..., etc.
1301 static bool DisassembleThumb2DPSoReg(MCInst &MI, unsigned Opcode, uint32_t insn,
1302 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1304 const TargetInstrDesc &TID = ARMInsts[Opcode];
1305 const TargetOperandInfo *OpInfo = TID.OpInfo;
1306 unsigned &OpIdx = NumOpsAdded;
1308 // Special case handling.
1309 if (Opcode == ARM::t2BR_JT) {
1311 && OpInfo[0].RegClass == ARM::GPRRegClassID
1312 && OpInfo[1].RegClass == ARM::GPRRegClassID
1313 && OpInfo[2].RegClass < 0
1314 && OpInfo[3].RegClass < 0
1315 && "Exactly 4 operands expect and first two as reg operands");
1316 // Only need to populate the src reg operand.
1317 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1319 MI.addOperand(MCOperand::CreateReg(0));
1320 MI.addOperand(MCOperand::CreateImm(0));
1321 MI.addOperand(MCOperand::CreateImm(0));
1329 && (OpInfo[0].RegClass == ARM::GPRRegClassID ||
1330 OpInfo[0].RegClass == ARM::rGPRRegClassID)
1331 && (OpInfo[1].RegClass == ARM::GPRRegClassID ||
1332 OpInfo[1].RegClass == ARM::rGPRRegClassID)
1333 && "Expect >= 2 operands and first two as reg operands");
1335 bool ThreeReg = (NumOps > 2 && (OpInfo[2].RegClass == ARM::GPRRegClassID ||
1336 OpInfo[2].RegClass == ARM::rGPRRegClassID));
1337 bool NoDstReg = (decodeRs(insn) == 0xF);
1339 // Build the register operands, followed by the constant shift specifier.
1341 MI.addOperand(MCOperand::CreateReg(
1342 getRegisterEnum(B, OpInfo[0].RegClass,
1343 NoDstReg ? decodeRn(insn) : decodeRs(insn))));
1348 if ((Idx = TID.getOperandConstraint(OpIdx, TOI::TIED_TO)) != -1) {
1349 // Process tied_to operand constraint.
1350 MI.addOperand(MI.getOperand(Idx));
1352 } else if (!NoDstReg) {
1353 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, OpInfo[1].RegClass,
1357 DEBUG(errs() << "Thumb2 encoding error: d==15 for three-reg operands.\n");
1362 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, OpInfo[OpIdx].RegClass,
1366 if (NumOps == OpIdx)
1369 if (OpInfo[OpIdx].RegClass < 0 && !OpInfo[OpIdx].isPredicate()
1370 && !OpInfo[OpIdx].isOptionalDef()) {
1372 if (Thumb2ShiftOpcode(Opcode))
1373 MI.addOperand(MCOperand::CreateImm(getShiftAmtBits(insn)));
1375 // Build the constant shift specifier operand.
1376 unsigned bits2 = getShiftTypeBits(insn);
1377 unsigned imm5 = getShiftAmtBits(insn);
1378 ARM_AM::ShiftOpc ShOp = ARM_AM::no_shift;
1379 unsigned ShAmt = decodeImmShift(bits2, imm5, ShOp);
1380 MI.addOperand(MCOperand::CreateImm(ARM_AM::getSORegOpc(ShOp, ShAmt)));
1388 // A6.3.1 Data-processing (modified immediate)
1390 // Two register operands: Rs Rn ModImm
1391 // One register operands (Rs=0b1111 no explicit dest reg): Rn ModImm
1392 // One register operands (Rn=0b1111 no explicit src reg): Rs ModImm -
1395 // ModImm = ThumbExpandImm(i:imm3:imm8)
1396 static bool DisassembleThumb2DPModImm(MCInst &MI, unsigned Opcode,
1397 uint32_t insn, unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1399 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
1400 unsigned &OpIdx = NumOpsAdded;
1404 unsigned RdRegClassID = OpInfo[0].RegClass;
1405 assert(NumOps >= 2 && (RdRegClassID == ARM::GPRRegClassID ||
1406 RdRegClassID == ARM::rGPRRegClassID)
1407 && "Expect >= 2 operands and first one as reg operand");
1409 unsigned RnRegClassID = OpInfo[1].RegClass;
1410 bool TwoReg = (RnRegClassID == ARM::GPRRegClassID
1411 || RnRegClassID == ARM::rGPRRegClassID);
1412 bool NoDstReg = (decodeRs(insn) == 0xF);
1414 // Build the register operands, followed by the modified immediate.
1416 MI.addOperand(MCOperand::CreateReg(
1417 getRegisterEnum(B, RdRegClassID,
1418 NoDstReg ? decodeRn(insn) : decodeRs(insn))));
1423 DEBUG(errs()<<"Thumb2 encoding error: d==15 for DPModImm 2-reg instr.\n");
1426 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, RnRegClassID,
1431 // The modified immediate operand should come next.
1432 assert(OpIdx < NumOps && OpInfo[OpIdx].RegClass < 0 &&
1433 !OpInfo[OpIdx].isPredicate() && !OpInfo[OpIdx].isOptionalDef()
1434 && "Pure imm operand expected");
1437 // A6.3.2 Modified immediate constants in Thumb instructions
1438 unsigned imm12 = getIImm3Imm8(insn);
1439 MI.addOperand(MCOperand::CreateImm(ThumbExpandImm(imm12)));
1445 static inline bool Thumb2SaturateOpcode(unsigned Opcode) {
1447 case ARM::t2SSAT: case ARM::t2SSAT16:
1448 case ARM::t2USAT: case ARM::t2USAT16:
1455 /// DisassembleThumb2Sat - Disassemble Thumb2 saturate instructions:
1456 /// o t2SSAT, t2USAT: Rs sat_pos Rn shamt
1457 /// o t2SSAT16, t2USAT16: Rs sat_pos Rn
1458 static bool DisassembleThumb2Sat(MCInst &MI, unsigned Opcode, uint32_t insn,
1459 unsigned &NumOpsAdded, BO B) {
1460 const TargetInstrDesc &TID = ARMInsts[Opcode];
1461 NumOpsAdded = TID.getNumOperands() - 2; // ignore predicate operands
1463 // Disassemble the register def.
1464 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
1467 unsigned Pos = slice(insn, 4, 0);
1468 if (Opcode == ARM::t2SSAT || Opcode == ARM::t2SSAT16)
1470 MI.addOperand(MCOperand::CreateImm(Pos));
1472 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
1475 if (NumOpsAdded == 4) {
1476 ARM_AM::ShiftOpc Opc = (slice(insn, 21, 21) != 0 ?
1477 ARM_AM::asr : ARM_AM::lsl);
1478 // Inst{14-12:7-6} encodes the imm5 shift amount.
1479 unsigned ShAmt = slice(insn, 14, 12) << 2 | slice(insn, 7, 6);
1481 if (Opc == ARM_AM::asr)
1484 Opc = ARM_AM::no_shift;
1486 MI.addOperand(MCOperand::CreateImm(ARM_AM::getSORegOpc(Opc, ShAmt)));
1491 // A6.3.3 Data-processing (plain binary immediate)
1493 // o t2ADDri12, t2SUBri12: Rs Rn imm12
1494 // o t2LEApcrel (ADR): Rs imm12
1495 // o t2BFC (BFC): Rs Ro(TIED_TO) bf_inv_mask_imm
1496 // o t2BFI (BFI) (Currently not defined in LLVM as of Jan-07-2010)
1497 // o t2MOVi16: Rs imm16
1498 // o t2MOVTi16: Rs imm16
1499 // o t2SBFX (SBFX): Rs Rn lsb width
1500 // o t2UBFX (UBFX): Rs Rn lsb width
1501 // o t2BFI (BFI): Rs Rn lsb width
1502 static bool DisassembleThumb2DPBinImm(MCInst &MI, unsigned Opcode,
1503 uint32_t insn, unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1505 const TargetInstrDesc &TID = ARMInsts[Opcode];
1506 const TargetOperandInfo *OpInfo = TID.OpInfo;
1507 unsigned &OpIdx = NumOpsAdded;
1511 unsigned RdRegClassID = OpInfo[0].RegClass;
1512 assert(NumOps >= 2 && (RdRegClassID == ARM::GPRRegClassID ||
1513 RdRegClassID == ARM::rGPRRegClassID)
1514 && "Expect >= 2 operands and first one as reg operand");
1516 unsigned RnRegClassID = OpInfo[1].RegClass;
1517 bool TwoReg = (RnRegClassID == ARM::GPRRegClassID
1518 || RnRegClassID == ARM::rGPRRegClassID);
1520 // Build the register operand(s), followed by the immediate(s).
1522 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, RdRegClassID,
1527 assert(NumOps >= 3 && "Expect >= 3 operands");
1529 if ((Idx = TID.getOperandConstraint(OpIdx, TOI::TIED_TO)) != -1) {
1530 // Process tied_to operand constraint.
1531 MI.addOperand(MI.getOperand(Idx));
1533 // Add src reg operand.
1534 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, RnRegClassID,
1540 if (Opcode == ARM::t2BFI) {
1541 // Add val reg operand.
1542 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, RnRegClassID,
1547 assert(OpInfo[OpIdx].RegClass < 0 && !OpInfo[OpIdx].isPredicate()
1548 && !OpInfo[OpIdx].isOptionalDef()
1549 && "Pure imm operand expected");
1551 // Pre-increment OpIdx.
1554 if (Opcode == ARM::t2ADDri12 || Opcode == ARM::t2SUBri12
1555 || Opcode == ARM::t2LEApcrel)
1556 MI.addOperand(MCOperand::CreateImm(getIImm3Imm8(insn)));
1557 else if (Opcode == ARM::t2MOVi16 || Opcode == ARM::t2MOVTi16)
1558 MI.addOperand(MCOperand::CreateImm(getImm16(insn)));
1559 else if (Opcode == ARM::t2BFC || Opcode == ARM::t2BFI) {
1561 if (getBitfieldInvMask(insn, mask))
1562 MI.addOperand(MCOperand::CreateImm(mask));
1566 // Handle the case of: lsb width
1567 assert((Opcode == ARM::t2SBFX || Opcode == ARM::t2UBFX)
1568 && "Unexpected opcode");
1569 MI.addOperand(MCOperand::CreateImm(getLsb(insn)));
1570 MI.addOperand(MCOperand::CreateImm(getWidthMinus1(insn) + 1));
1578 // A6.3.4 Table A6-15 Miscellaneous control instructions
1582 static inline bool t2MiscCtrlInstr(uint32_t insn) {
1583 if (slice(insn, 31, 20) == 0xf3b && slice(insn, 15, 14) == 2 &&
1584 slice(insn, 12, 12) == 0)
1590 // A6.3.4 Branches and miscellaneous control
1593 // Branches: t2B, t2Bcc -> imm operand
1595 // Branches: t2TPsoft -> no operand
1597 // A8.6.23 BL, BLX (immediate)
1598 // Branches (defined in ARMInstrThumb.td): tBLr9, tBLXi_r9 -> imm operand
1603 // Miscellaneous control: t2DMBsy (and its t2DMB variants),
1604 // t2DSBsy (and its t2DSB varianst), t2ISBsy, t2CLREX
1605 // -> no operand (except pred-imm pred-ccr for CLREX, memory barrier variants)
1607 // Hint: t2NOP, t2YIELD, t2WFE, t2WFI, t2SEV
1608 // -> no operand (except pred-imm pred-ccr)
1610 // t2DBG -> imm4 = Inst{3-0}
1612 // t2MRS/t2MRSsys -> Rs
1613 // t2MSR/t2MSRsys -> Rn mask=Inst{11-8}
1614 // t2SMC -> imm4 = Inst{19-16}
1615 static bool DisassembleThumb2BrMiscCtrl(MCInst &MI, unsigned Opcode,
1616 uint32_t insn, unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1621 if (t2MiscCtrlInstr(insn))
1636 // CPS has a singleton $opt operand that contains the following information:
1637 // opt{4-0} = mode from Inst{4-0}
1638 // opt{5} = changemode from Inst{8}
1639 // opt{8-6} = AIF from Inst{7-5}
1640 // opt{10-9} = imod from Inst{10-9} with 0b10 as enable and 0b11 as disable
1641 if (Opcode == ARM::t2CPS) {
1642 unsigned Option = slice(insn, 4, 0) | slice(insn, 8, 8) << 5 |
1643 slice(insn, 7, 5) << 6 | slice(insn, 10, 9) << 9;
1644 MI.addOperand(MCOperand::CreateImm(Option));
1649 // DBG has its option specified in Inst{3-0}.
1650 if (Opcode == ARM::t2DBG) {
1651 MI.addOperand(MCOperand::CreateImm(slice(insn, 3, 0)));
1656 // MRS and MRSsys take one GPR reg Rs.
1657 if (Opcode == ARM::t2MRS || Opcode == ARM::t2MRSsys) {
1658 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1663 // BXJ takes one GPR reg Rn.
1664 if (Opcode == ARM::t2BXJ) {
1665 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1670 // MSR and MSRsys take one GPR reg Rn, followed by the mask.
1671 if (Opcode == ARM::t2MSR || Opcode == ARM::t2MSRsys || Opcode == ARM::t2BXJ) {
1672 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1674 MI.addOperand(MCOperand::CreateImm(slice(insn, 11, 8)));
1679 if (Opcode == ARM::t2SMC) {
1680 MI.addOperand(MCOperand::CreateImm(slice(insn, 19, 16)));
1685 // Add the imm operand.
1690 assert(0 && "Unexpected opcode");
1693 Offset = decodeImm32_B_EncodingT4(insn);
1696 Offset = decodeImm32_B_EncodingT3(insn);
1699 Offset = decodeImm32_BL(insn);
1702 Offset = decodeImm32_BLX(insn);
1705 // When executing a Thumb instruction, PC reads as the address of the current
1706 // instruction plus 4. The assembler subtracts 4 from the difference between
1707 // the branch instruction and the target address, disassembler has to add 4 to
1709 MI.addOperand(MCOperand::CreateImm(Offset + 4));
1716 static inline bool Thumb2PreloadOpcode(unsigned Opcode) {
1720 case ARM::t2PLDi12: case ARM::t2PLDi8: case ARM::t2PLDpci:
1722 case ARM::t2PLDWi12: case ARM::t2PLDWi8: case ARM::t2PLDWpci:
1724 case ARM::t2PLIi12: case ARM::t2PLIi8: case ARM::t2PLIpci:
1730 static bool DisassembleThumb2PreLoad(MCInst &MI, unsigned Opcode, uint32_t insn,
1731 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1733 // Preload Data/Instruction requires either 2 or 3 operands.
1734 // t2PLDi12, t2PLDi8, t2PLDpci: Rn [+/-]imm12/imm8
1736 // t2PLDs: Rn Rm imm2=Inst{5-4}
1737 // Same pattern applies for t2PLDW* and t2PLI*.
1739 const TargetInstrDesc &TID = ARMInsts[Opcode];
1740 const TargetOperandInfo *OpInfo = TID.OpInfo;
1741 unsigned &OpIdx = NumOpsAdded;
1745 assert(NumOps >= 2 &&
1746 OpInfo[0].RegClass == ARM::GPRRegClassID &&
1747 "Expect >= 2 operands and first one as reg operand");
1749 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1753 if (OpInfo[OpIdx].RegClass == ARM::GPRRegClassID) {
1754 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1757 assert(OpInfo[OpIdx].RegClass < 0 && !OpInfo[OpIdx].isPredicate()
1758 && !OpInfo[OpIdx].isOptionalDef()
1759 && "Pure imm operand expected");
1761 if (Opcode == ARM::t2PLDpci || Opcode == ARM::t2PLDWpci ||
1762 Opcode == ARM::t2PLIpci) {
1763 bool Negative = slice(insn, 23, 23) == 0;
1764 unsigned Imm12 = getImm12(insn);
1765 Offset = Negative ? -1 - Imm12 : 1 * Imm12;
1766 } else if (Opcode == ARM::t2PLDi8 || Opcode == ARM::t2PLDWi8 ||
1767 Opcode == ARM::t2PLIi8) {
1768 // A8.6.117 Encoding T2: add = FALSE
1769 unsigned Imm8 = getImm8(insn);
1771 } else // The i12 forms. See, for example, A8.6.117 Encoding T1.
1772 Offset = decodeImm12(insn);
1773 MI.addOperand(MCOperand::CreateImm(Offset));
1777 if (OpIdx < NumOps && OpInfo[OpIdx].RegClass < 0 &&
1778 !OpInfo[OpIdx].isPredicate() && !OpInfo[OpIdx].isOptionalDef()) {
1779 // Fills in the shift amount for t2PLDs, t2PLDWs, t2PLIs.
1780 MI.addOperand(MCOperand::CreateImm(slice(insn, 5, 4)));
1787 // A8.6.63 LDRB (literal)
1788 // A8.6.79 LDRSB (literal)
1789 // A8.6.75 LDRH (literal)
1790 // A8.6.83 LDRSH (literal)
1791 // A8.6.59 LDR (literal)
1793 // These instrs calculate an address from the PC value and an immediate offset.
1794 // Rd Rn=PC (+/-)imm12 (+ if Inst{23} == 0b1)
1795 static bool DisassembleThumb2Ldpci(MCInst &MI, unsigned Opcode,
1796 uint32_t insn, unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1798 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
1799 if (!OpInfo) return false;
1801 assert(NumOps >= 2 &&
1802 OpInfo[0].RegClass == ARM::GPRRegClassID &&
1803 OpInfo[1].RegClass < 0 &&
1804 "Expect >= 2 operands, first as reg, and second as imm operand");
1806 // Build the register operand, followed by the (+/-)imm12 immediate.
1808 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1811 MI.addOperand(MCOperand::CreateImm(decodeImm12(insn)));
1818 // A6.3.10 Store single data item
1819 // A6.3.9 Load byte, memory hints
1820 // A6.3.8 Load halfword, memory hints
1825 // t2LDRi12: Rd Rn (+)imm12
1826 // t2LDRi8: Rd Rn (+/-)imm8 (+ if Inst{9} == 0b1)
1827 // t2LDRs: Rd Rn Rm ConstantShiftSpecifier (see also
1828 // DisassembleThumb2DPSoReg)
1829 // t2LDR_POST: Rd Rn Rn(TIED_TO) (+/-)imm8 (+ if Inst{9} == 0b1)
1830 // t2LDR_PRE: Rd Rn Rn(TIED_TO) (+/-)imm8 (+ if Inst{9} == 0b1)
1832 // t2STRi12: Rd Rn (+)imm12
1833 // t2STRi8: Rd Rn (+/-)imm8 (+ if Inst{9} == 0b1)
1834 // t2STRs: Rd Rn Rm ConstantShiftSpecifier (see also
1835 // DisassembleThumb2DPSoReg)
1836 // t2STR_POST: Rn Rd Rn(TIED_TO) (+/-)imm8 (+ if Inst{9} == 0b1)
1837 // t2STR_PRE: Rn Rd Rn(TIED_TO) (+/-)imm8 (+ if Inst{9} == 0b1)
1839 // Note that for indexed modes, the Rn(TIED_TO) operand needs to be populated
1840 // correctly, as LLVM AsmPrinter depends on it. For indexed stores, the first
1841 // operand is Rn; for all the other instructions, Rd is the first operand.
1843 // Delegates to DisassembleThumb2PreLoad() for preload data/instruction.
1844 // Delegates to DisassembleThumb2Ldpci() for load * literal operations.
1845 static bool DisassembleThumb2LdSt(bool Load, MCInst &MI, unsigned Opcode,
1846 uint32_t insn, unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1848 unsigned Rn = decodeRn(insn);
1850 if (Thumb2PreloadOpcode(Opcode))
1851 return DisassembleThumb2PreLoad(MI, Opcode, insn, NumOps, NumOpsAdded, B);
1853 // See, for example, A6.3.7 Load word: Table A6-18 Load word.
1854 if (Load && Rn == 15)
1855 return DisassembleThumb2Ldpci(MI, Opcode, insn, NumOps, NumOpsAdded, B);
1857 const TargetInstrDesc &TID = ARMInsts[Opcode];
1858 const TargetOperandInfo *OpInfo = TID.OpInfo;
1859 unsigned &OpIdx = NumOpsAdded;
1863 assert(NumOps >= 3 &&
1864 OpInfo[0].RegClass == ARM::GPRRegClassID &&
1865 OpInfo[1].RegClass == ARM::GPRRegClassID &&
1866 "Expect >= 3 operands and first two as reg operands");
1868 bool ThreeReg = (OpInfo[2].RegClass == ARM::GPRRegClassID);
1869 bool TIED_TO = ThreeReg && TID.getOperandConstraint(2, TOI::TIED_TO) != -1;
1870 bool Imm12 = !ThreeReg && slice(insn, 23, 23) == 1; // ARMInstrThumb2.td
1872 // Build the register operands, followed by the immediate.
1873 unsigned R0, R1, R2 = 0;
1874 unsigned Rd = decodeRd(insn);
1877 if (!Load && TIED_TO) {
1887 Imm = decodeImm8(insn);
1889 R2 = decodeRm(insn);
1890 // See, for example, A8.6.64 LDRB (register).
1891 // And ARMAsmPrinter::printT2AddrModeSoRegOperand().
1892 // LSL is the default shift opc, and LLVM does not expect it to be encoded
1893 // as part of the immediate operand.
1894 // Imm = ARM_AM::getSORegOpc(ARM_AM::lsl, slice(insn, 5, 4));
1895 Imm = slice(insn, 5, 4);
1899 Imm = getImm12(insn);
1901 Imm = decodeImm8(insn);
1904 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1907 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1912 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::GPRRegClassID,
1917 assert(OpInfo[OpIdx].RegClass < 0 && !OpInfo[OpIdx].isPredicate()
1918 && !OpInfo[OpIdx].isOptionalDef()
1919 && "Pure imm operand expected");
1921 MI.addOperand(MCOperand::CreateImm(Imm));
1927 // A6.3.12 Data-processing (register)
1929 // Two register operands [rotate]: Rs Rm [rotation(= (rotate:'000'))]
1930 // Three register operands only: Rs Rn Rm
1931 // Three register operands [rotate]: Rs Rn Rm [rotation(= (rotate:'000'))]
1933 // Parallel addition and subtraction 32-bit Thumb instructions: Rs Rn Rm
1935 // Miscellaneous operations: Rs [Rn] Rm
1936 static bool DisassembleThumb2DPReg(MCInst &MI, unsigned Opcode, uint32_t insn,
1937 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1939 const TargetInstrDesc &TID = ARMInsts[Opcode];
1940 const TargetOperandInfo *OpInfo = TID.OpInfo;
1941 unsigned &OpIdx = NumOpsAdded;
1945 assert(NumOps >= 2 &&
1946 OpInfo[0].RegClass == ARM::rGPRRegClassID &&
1947 OpInfo[1].RegClass == ARM::rGPRRegClassID &&
1948 "Expect >= 2 operands and first two as reg operands");
1950 // Build the register operands, followed by the optional rotation amount.
1952 bool ThreeReg = NumOps > 2 && OpInfo[2].RegClass == ARM::rGPRRegClassID;
1954 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
1959 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
1964 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
1968 if (OpIdx < NumOps && OpInfo[OpIdx].RegClass < 0
1969 && !OpInfo[OpIdx].isPredicate() && !OpInfo[OpIdx].isOptionalDef()) {
1970 // Add the rotation amount immediate.
1971 MI.addOperand(MCOperand::CreateImm(decodeRotate(insn)));
1978 // A6.3.16 Multiply, multiply accumulate, and absolute difference
1980 // t2MLA, t2MLS, t2SMMLA, t2SMMLS: Rs Rn Rm Ra=Inst{15-12}
1981 // t2MUL, t2SMMUL: Rs Rn Rm
1982 // t2SMLA[BB|BT|TB|TT|WB|WT]: Rs Rn Rm Ra=Inst{15-12}
1983 // t2SMUL[BB|BT|TB|TT|WB|WT]: Rs Rn Rm
1985 // Dual halfword multiply: t2SMUAD[X], t2SMUSD[X], t2SMLAD[X], t2SMLSD[X]:
1986 // Rs Rn Rm Ra=Inst{15-12}
1988 // Unsigned Sum of Absolute Differences [and Accumulate]
1989 // Rs Rn Rm [Ra=Inst{15-12}]
1990 static bool DisassembleThumb2Mul(MCInst &MI, unsigned Opcode, uint32_t insn,
1991 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
1993 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
1995 assert(NumOps >= 3 &&
1996 OpInfo[0].RegClass == ARM::rGPRRegClassID &&
1997 OpInfo[1].RegClass == ARM::rGPRRegClassID &&
1998 OpInfo[2].RegClass == ARM::rGPRRegClassID &&
1999 "Expect >= 3 operands and first three as reg operands");
2001 // Build the register operands.
2003 bool FourReg = NumOps > 3 && OpInfo[3].RegClass == ARM::rGPRRegClassID;
2005 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
2008 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
2011 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
2015 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
2018 NumOpsAdded = FourReg ? 4 : 3;
2023 // A6.3.17 Long multiply, long multiply accumulate, and divide
2025 // t2SMULL, t2UMULL, t2SMLAL, t2UMLAL, t2UMAAL: RdLo RdHi Rn Rm
2026 // where RdLo = Inst{15-12} and RdHi = Inst{11-8}
2028 // Halfword multiple accumulate long: t2SMLAL<x><y>: RdLo RdHi Rn Rm
2029 // where RdLo = Inst{15-12} and RdHi = Inst{11-8}
2031 // Dual halfword multiple: t2SMLALD[X], t2SMLSLD[X]: RdLo RdHi Rn Rm
2032 // where RdLo = Inst{15-12} and RdHi = Inst{11-8}
2034 // Signed/Unsigned divide: t2SDIV, t2UDIV: Rs Rn Rm
2035 static bool DisassembleThumb2LongMul(MCInst &MI, unsigned Opcode, uint32_t insn,
2036 unsigned short NumOps, unsigned &NumOpsAdded, BO B) {
2038 const TargetOperandInfo *OpInfo = ARMInsts[Opcode].OpInfo;
2040 assert(NumOps >= 3 &&
2041 OpInfo[0].RegClass == ARM::rGPRRegClassID &&
2042 OpInfo[1].RegClass == ARM::rGPRRegClassID &&
2043 OpInfo[2].RegClass == ARM::rGPRRegClassID &&
2044 "Expect >= 3 operands and first three as reg operands");
2046 bool FourReg = NumOps > 3 && OpInfo[3].RegClass == ARM::rGPRRegClassID;
2048 // Build the register operands.
2051 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
2054 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
2057 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
2060 MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
2071 // See A6.3 32-bit Thumb instruction encoding for instruction classes
2072 // corresponding to (op1, op2, op).
2074 // Table A6-9 32-bit Thumb instruction encoding
2075 // op1 op2 op Instruction class, see
2076 // --- ------- -- -----------------------------------------------------------
2077 // 01 00xx0xx - Load/store multiple on page A6-23
2078 // 00xx1xx - Load/store dual, load/store exclusive, table branch on
2080 // 01xxxxx - Data-processing (shifted register) on page A6-31
2081 // 1xxxxxx - Coprocessor instructions on page A6-40
2082 // 10 x0xxxxx 0 Data-processing (modified immediate) on page A6-15
2083 // x1xxxxx 0 Data-processing (plain binary immediate) on page A6-19
2084 // - 1 Branches and miscellaneous control on page A6-20
2085 // 11 000xxx0 - Store single data item on page A6-30
2086 // 001xxx0 - Advanced SIMD element or structure load/store instructions
2088 // 00xx001 - Load byte, memory hints on page A6-28
2089 // 00xx011 - Load halfword, memory hints on page A6-26
2090 // 00xx101 - Load word on page A6-25
2091 // 00xx111 - UNDEFINED
2092 // 010xxxx - Data-processing (register) on page A6-33
2093 // 0110xxx - Multiply, multiply accumulate, and absolute difference on
2095 // 0111xxx - Long multiply, long multiply accumulate, and divide on
2097 // 1xxxxxx - Coprocessor instructions on page A6-40
2099 static bool DisassembleThumb2(uint16_t op1, uint16_t op2, uint16_t op,
2100 MCInst &MI, unsigned Opcode, uint32_t insn, unsigned short NumOps,
2101 unsigned &NumOpsAdded, BO B) {
2105 if (slice(op2, 6, 5) == 0) {
2106 if (slice(op2, 2, 2) == 0) {
2107 // Load/store multiple.
2108 return DisassembleThumb2LdStMul(MI, Opcode, insn, NumOps, NumOpsAdded,
2112 // Load/store dual, load/store exclusive, table branch, otherwise.
2113 assert(slice(op2, 2, 2) == 1 && "Thumb2 encoding error!");
2114 if ((ARM::t2LDREX <= Opcode && Opcode <= ARM::t2LDREXH) ||
2115 (ARM::t2STREX <= Opcode && Opcode <= ARM::t2STREXH)) {
2116 // Load/store exclusive.
2117 return DisassembleThumb2LdStEx(MI, Opcode, insn, NumOps, NumOpsAdded,
2120 if (Opcode == ARM::t2LDRDi8 ||
2121 Opcode == ARM::t2LDRD_PRE || Opcode == ARM::t2LDRD_POST ||
2122 Opcode == ARM::t2STRDi8 ||
2123 Opcode == ARM::t2STRD_PRE || Opcode == ARM::t2STRD_POST) {
2125 return DisassembleThumb2LdStDual(MI, Opcode, insn, NumOps, NumOpsAdded,
2128 if (Opcode == ARM::t2TBBgen || Opcode == ARM::t2TBHgen) {
2130 return DisassembleThumb2TB(MI, Opcode, insn, NumOps, NumOpsAdded, B);
2132 } else if (slice(op2, 6, 5) == 1) {
2133 // Data-processing (shifted register).
2134 return DisassembleThumb2DPSoReg(MI, Opcode, insn, NumOps, NumOpsAdded, B);
2137 // FIXME: A6.3.18 Coprocessor instructions
2138 // But see ThumbDisassembler::getInstruction().
2143 if (slice(op2, 5, 5) == 0)
2144 // Data-processing (modified immediate)
2145 return DisassembleThumb2DPModImm(MI, Opcode, insn, NumOps, NumOpsAdded,
2147 if (Thumb2SaturateOpcode(Opcode))
2148 return DisassembleThumb2Sat(MI, Opcode, insn, NumOpsAdded, B);
2150 // Data-processing (plain binary immediate)
2151 return DisassembleThumb2DPBinImm(MI, Opcode, insn, NumOps, NumOpsAdded,
2154 // Branches and miscellaneous control on page A6-20.
2155 return DisassembleThumb2BrMiscCtrl(MI, Opcode, insn, NumOps, NumOpsAdded,
2158 switch (slice(op2, 6, 5)) {
2160 // Load/store instructions...
2161 if (slice(op2, 0, 0) == 0) {
2162 if (slice(op2, 4, 4) == 0) {
2163 // Store single data item on page A6-30
2164 return DisassembleThumb2LdSt(false, MI,Opcode,insn,NumOps,NumOpsAdded,
2167 // FIXME: Advanced SIMD element or structure load/store instructions.
2168 // But see ThumbDisassembler::getInstruction().
2172 // Table A6-9 32-bit Thumb instruction encoding: Load byte|halfword|word
2173 return DisassembleThumb2LdSt(true, MI, Opcode, insn, NumOps,
2178 if (slice(op2, 4, 4) == 0) {
2179 // A6.3.12 Data-processing (register)
2180 return DisassembleThumb2DPReg(MI, Opcode, insn, NumOps, NumOpsAdded, B);
2181 } else if (slice(op2, 3, 3) == 0) {
2182 // A6.3.16 Multiply, multiply accumulate, and absolute difference
2183 return DisassembleThumb2Mul(MI, Opcode, insn, NumOps, NumOpsAdded, B);
2185 // A6.3.17 Long multiply, long multiply accumulate, and divide
2186 return DisassembleThumb2LongMul(MI, Opcode, insn, NumOps, NumOpsAdded,
2191 // FIXME: A6.3.18 Coprocessor instructions
2192 // But see ThumbDisassembler::getInstruction().
2199 assert(0 && "Thumb2 encoding error!");
2206 static bool DisassembleThumbFrm(MCInst &MI, unsigned Opcode, uint32_t insn,
2207 unsigned short NumOps, unsigned &NumOpsAdded, BO Builder) {
2209 uint16_t HalfWord = slice(insn, 31, 16);
2211 if (HalfWord == 0) {
2212 // A6.2 16-bit Thumb instruction encoding
2214 uint16_t op = slice(insn, 15, 10);
2215 return DisassembleThumb1(op, MI, Opcode, insn, NumOps, NumOpsAdded,
2219 unsigned bits15_11 = slice(HalfWord, 15, 11);
2221 // A6.1 Thumb instruction set encoding
2222 if (!(bits15_11 == 0x1D || bits15_11 == 0x1E || bits15_11 == 0x1F)) {
2223 assert("Bits[15:11] first halfword of Thumb2 instruction is out of range");
2227 // A6.3 32-bit Thumb instruction encoding
2229 uint16_t op1 = slice(HalfWord, 12, 11);
2230 uint16_t op2 = slice(HalfWord, 10, 4);
2231 uint16_t op = slice(insn, 15, 15);
2233 return DisassembleThumb2(op1, op2, op, MI, Opcode, insn, NumOps, NumOpsAdded,