1 //===-- ARMMCTargetDesc.h - ARM Target Descriptions -------------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file provides ARM specific target descriptions.
12 //===----------------------------------------------------------------------===//
14 #ifndef LLVM_LIB_TARGET_ARM_MCTARGETDESC_ARMMCTARGETDESC_H
15 #define LLVM_LIB_TARGET_ARM_MCTARGETDESC_ARMMCTARGETDESC_H
17 #include "llvm/Support/DataTypes.h"
21 class formatted_raw_ostream;
29 class MCSubtargetInfo;
31 class MCRelocationInfo;
32 class MCTargetStreamer;
37 extern Target TheARMLETarget, TheThumbLETarget;
38 extern Target TheARMBETarget, TheThumbBETarget;
41 std::string ParseARMTriple(StringRef TT, StringRef CPU);
43 /// createARMMCSubtargetInfo - Create a ARM MCSubtargetInfo instance.
44 /// This is exposed so Asm parser, etc. do not need to go through
46 MCSubtargetInfo *createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
50 MCStreamer *createMCAsmStreamer(MCContext &Ctx, formatted_raw_ostream &OS,
51 bool isVerboseAsm, bool useDwarfDirectory,
52 MCInstPrinter *InstPrint, MCCodeEmitter *CE,
53 MCAsmBackend *TAB, bool ShowInst);
55 MCStreamer *createARMNullStreamer(MCContext &Ctx);
57 MCTargetStreamer *createARMNullTargetStreamer(MCStreamer &S);
59 MCCodeEmitter *createARMLEMCCodeEmitter(const MCInstrInfo &MCII,
60 const MCRegisterInfo &MRI,
61 const MCSubtargetInfo &STI,
64 MCCodeEmitter *createARMBEMCCodeEmitter(const MCInstrInfo &MCII,
65 const MCRegisterInfo &MRI,
66 const MCSubtargetInfo &STI,
69 MCAsmBackend *createARMAsmBackend(const Target &T, const MCRegisterInfo &MRI,
70 StringRef TT, StringRef CPU,
73 MCAsmBackend *createARMLEAsmBackend(const Target &T, const MCRegisterInfo &MRI,
74 StringRef TT, StringRef CPU);
76 MCAsmBackend *createARMBEAsmBackend(const Target &T, const MCRegisterInfo &MRI,
77 StringRef TT, StringRef CPU);
79 MCAsmBackend *createThumbLEAsmBackend(const Target &T, const MCRegisterInfo &MRI,
80 StringRef TT, StringRef CPU);
82 MCAsmBackend *createThumbBEAsmBackend(const Target &T, const MCRegisterInfo &MRI,
83 StringRef TT, StringRef CPU);
85 /// createARMWinCOFFStreamer - Construct a PE/COFF machine code streamer which
86 /// will generate a PE/COFF object file.
87 MCStreamer *createARMWinCOFFStreamer(MCContext &Context, MCAsmBackend &MAB,
88 MCCodeEmitter &Emitter, raw_ostream &OS);
90 /// createARMELFObjectWriter - Construct an ELF Mach-O object writer.
91 MCObjectWriter *createARMELFObjectWriter(raw_ostream &OS,
95 /// createARMMachObjectWriter - Construct an ARM Mach-O object writer.
96 MCObjectWriter *createARMMachObjectWriter(raw_ostream &OS,
101 /// createARMWinCOFFObjectWriter - Construct an ARM PE/COFF object writer.
102 MCObjectWriter *createARMWinCOFFObjectWriter(raw_ostream &OS, bool Is64Bit);
104 /// createARMMachORelocationInfo - Construct ARM Mach-O relocation info.
105 MCRelocationInfo *createARMMachORelocationInfo(MCContext &Ctx);
106 } // End llvm namespace
108 // Defines symbolic names for ARM registers. This defines a mapping from
109 // register name to register number.
111 #define GET_REGINFO_ENUM
112 #include "ARMGenRegisterInfo.inc"
114 // Defines symbolic names for the ARM instructions.
116 #define GET_INSTRINFO_ENUM
117 #include "ARMGenInstrInfo.inc"
119 #define GET_SUBTARGETINFO_ENUM
120 #include "ARMGenSubtargetInfo.inc"