Mark some pattern-less instructions as neverHasSideEffects.
[oota-llvm.git] / lib / Target / ARM / Thumb1InstrInfo.h
1 //===- Thumb1InstrInfo.h - Thumb-1 Instruction Information ------*- C++ -*-===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file contains the Thumb-1 implementation of the TargetInstrInfo class.
11 //
12 //===----------------------------------------------------------------------===//
13
14 #ifndef THUMB1INSTRUCTIONINFO_H
15 #define THUMB1INSTRUCTIONINFO_H
16
17 #include "llvm/Target/TargetInstrInfo.h"
18 #include "ARM.h"
19 #include "ARMInstrInfo.h"
20 #include "Thumb1RegisterInfo.h"
21
22 namespace llvm {
23   class ARMSubtarget;
24
25 class Thumb1InstrInfo : public ARMBaseInstrInfo {
26   Thumb1RegisterInfo RI;
27 public:
28   explicit Thumb1InstrInfo(const ARMSubtarget &STI);
29
30   // Return the non-pre/post incrementing version of 'Opc'. Return 0
31   // if there is not such an opcode.
32   unsigned getUnindexedOpcode(unsigned Opc) const;
33
34   /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info.  As
35   /// such, whenever a client has an instance of instruction info, it should
36   /// always be able to get register info as well (through this method).
37   ///
38   const Thumb1RegisterInfo &getRegisterInfo() const { return RI; }
39
40   bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
41                                  MachineBasicBlock::iterator MI,
42                                  const std::vector<CalleeSavedInfo> &CSI) const;
43   bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
44                                    MachineBasicBlock::iterator MI,
45                                    const std::vector<CalleeSavedInfo> &CSI) const;
46
47   bool copyRegToReg(MachineBasicBlock &MBB,
48                             MachineBasicBlock::iterator I,
49                             unsigned DestReg, unsigned SrcReg,
50                             const TargetRegisterClass *DestRC,
51                             const TargetRegisterClass *SrcRC,
52                             DebugLoc DL) const;
53   void storeRegToStackSlot(MachineBasicBlock &MBB,
54                                    MachineBasicBlock::iterator MBBI,
55                                    unsigned SrcReg, bool isKill, int FrameIndex,
56                            const TargetRegisterClass *RC,
57                            const TargetRegisterInfo *TRI) const;
58
59   void loadRegFromStackSlot(MachineBasicBlock &MBB,
60                                     MachineBasicBlock::iterator MBBI,
61                                     unsigned DestReg, int FrameIndex,
62                             const TargetRegisterClass *RC,
63                             const TargetRegisterInfo *TRI) const;
64
65   bool canFoldMemoryOperand(const MachineInstr *MI,
66                                     const SmallVectorImpl<unsigned> &Ops) const;
67
68   MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
69                                       MachineInstr* MI,
70                                       const SmallVectorImpl<unsigned> &Ops,
71                                       int FrameIndex) const;
72
73   MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
74                                       MachineInstr* MI,
75                                       const SmallVectorImpl<unsigned> &Ops,
76                                       MachineInstr* LoadMI) const {
77     return 0;
78   }
79 };
80 }
81
82 #endif // THUMB1INSTRUCTIONINFO_H