Silence compiler warnings.
[oota-llvm.git] / lib / Target / ARM / Thumb2InstrInfo.h
1 //===- Thumb2InstrInfo.h - Thumb-2 Instruction Information ------*- C++ -*-===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file contains the Thumb-2 implementation of the TargetInstrInfo class.
11 //
12 //===----------------------------------------------------------------------===//
13
14 #ifndef THUMB2INSTRUCTIONINFO_H
15 #define THUMB2INSTRUCTIONINFO_H
16
17 #include "llvm/Target/TargetInstrInfo.h"
18 #include "ARM.h"
19 #include "ARMInstrInfo.h"
20 #include "Thumb2RegisterInfo.h"
21
22 namespace llvm {
23 class ARMSubtarget;
24 class ScheduleHazardRecognizer;
25
26 class Thumb2InstrInfo : public ARMBaseInstrInfo {
27   Thumb2RegisterInfo RI;
28 public:
29   explicit Thumb2InstrInfo(const ARMSubtarget &STI);
30
31   // Return the non-pre/post incrementing version of 'Opc'. Return 0
32   // if there is not such an opcode.
33   unsigned getUnindexedOpcode(unsigned Opc) const;
34
35   void ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
36                                MachineBasicBlock *NewDest) const;
37
38   bool copyRegToReg(MachineBasicBlock &MBB,
39                     MachineBasicBlock::iterator I,
40                     unsigned DestReg, unsigned SrcReg,
41                     const TargetRegisterClass *DestRC,
42                     const TargetRegisterClass *SrcRC,
43                     DebugLoc DL) const;
44
45   void storeRegToStackSlot(MachineBasicBlock &MBB,
46                            MachineBasicBlock::iterator MBBI,
47                            unsigned SrcReg, bool isKill, int FrameIndex,
48                            const TargetRegisterClass *RC,
49                            const TargetRegisterInfo *TRI) const;
50
51   void loadRegFromStackSlot(MachineBasicBlock &MBB,
52                             MachineBasicBlock::iterator MBBI,
53                             unsigned DestReg, int FrameIndex,
54                             const TargetRegisterClass *RC,
55                             const TargetRegisterInfo *TRI) const;
56
57   /// scheduleTwoAddrSource - Schedule the copy / re-mat of the source of the
58   /// two-addrss instruction inserted by two-address pass.
59   void scheduleTwoAddrSource(MachineInstr *SrcMI, MachineInstr *UseMI,
60                              const TargetRegisterInfo &TRI) const;
61
62   /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info.  As
63   /// such, whenever a client has an instance of instruction info, it should
64   /// always be able to get register info as well (through this method).
65   ///
66   const Thumb2RegisterInfo &getRegisterInfo() const { return RI; }
67
68   ScheduleHazardRecognizer *
69   CreateTargetPostRAHazardRecognizer(const InstrItineraryData &II) const;
70 };
71 }
72
73 #endif // THUMB2INSTRUCTIONINFO_H