1 //===- SPURegisterInfo.h - Cell SPU Register Information Impl ----*- C++ -*-==//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the Cell SPU implementation of the TargetRegisterInfo
13 //===----------------------------------------------------------------------===//
15 #ifndef SPU_REGISTERINFO_H
16 #define SPU_REGISTERINFO_H
19 #include "SPUGenRegisterInfo.h.inc"
23 class TargetInstrInfo;
26 class SPURegisterInfo : public SPUGenRegisterInfo {
28 const SPUSubtarget &Subtarget;
29 const TargetInstrInfo &TII;
31 //! Predicate: Does the machine function use the link register?
32 bool usesLR(MachineFunction &MF) const;
35 SPURegisterInfo(const SPUSubtarget &subtarget, const TargetInstrInfo &tii);
37 //! Translate a register's enum value to a register number
39 This method translates a register's enum value to it's regiser number,
42 static unsigned getRegisterNumbering(unsigned RegEnum);
44 /// getPointerRegClass - Return the register class to use to hold pointers.
45 /// This is used for addressing modes.
46 virtual const TargetRegisterClass *
47 getPointerRegClass(unsigned Kind = 0) const;
49 //! Return the array of callee-saved registers
50 virtual const unsigned* getCalleeSavedRegs(const MachineFunction *MF) const;
52 //! Return the register class array of the callee-saved registers
53 virtual const TargetRegisterClass* const *
54 getCalleeSavedRegClasses(const MachineFunction *MF) const;
56 //! Return the reserved registers
57 BitVector getReservedRegs(const MachineFunction &MF) const;
59 //! Prediate: Target has dedicated frame pointer
60 bool hasFP(const MachineFunction &MF) const;
61 //! Eliminate the call frame setup pseudo-instructions
62 void eliminateCallFramePseudoInstr(MachineFunction &MF,
63 MachineBasicBlock &MBB,
64 MachineBasicBlock::iterator I) const;
65 //! Convert frame indicies into machine operands
66 unsigned eliminateFrameIndex(MachineBasicBlock::iterator II, int SPAdj,
68 RegScavenger *RS = NULL) const;
69 //! Determine the frame's layour
70 void determineFrameLayout(MachineFunction &MF) const;
72 void processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
73 RegScavenger *RS = NULL) const;
74 //! Emit the function prologue
75 void emitPrologue(MachineFunction &MF) const;
76 //! Emit the function epilogue
77 void emitEpilogue(MachineFunction &MF, MachineBasicBlock &MBB) const;
78 //! Get return address register (LR, aka R0)
79 unsigned getRARegister() const;
80 //! Get the stack frame register (SP, aka R1)
81 unsigned getFrameRegister(const MachineFunction &MF) const;
82 //! Perform target-specific stack frame setup.
83 void getInitialFrameState(std::vector<MachineMove> &Moves) const;
85 //------------------------------------------------------------------------
87 //------------------------------------------------------------------------
89 //! Return the array of argument passing registers
91 \note The size of this array is returned by getArgRegsSize().
93 static const unsigned *getArgRegs();
95 //! Return the size of the argument passing register array
96 static unsigned getNumArgRegs();
98 //! Get DWARF debugging register number
99 int getDwarfRegNum(unsigned RegNum, bool isEH) const;
101 } // end namespace llvm