1 //===-- HexagonSubtarget.cpp - Hexagon Subtarget Information --------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file implements the Hexagon specific subclass of TargetSubtarget.
12 //===----------------------------------------------------------------------===//
14 #include "HexagonSubtarget.h"
16 #include "HexagonRegisterInfo.h"
17 #include "llvm/Support/CommandLine.h"
18 #include "llvm/Support/ErrorHandling.h"
21 #define DEBUG_TYPE "hexagon-subtarget"
23 #define GET_SUBTARGETINFO_CTOR
24 #define GET_SUBTARGETINFO_TARGET_DESC
25 #include "HexagonGenSubtargetInfo.inc"
28 EnableV3("enable-hexagon-v3", cl::Hidden,
29 cl::desc("Enable Hexagon V3 instructions."));
33 "enable-hexagon-memops",
34 cl::Hidden, cl::ZeroOrMore, cl::ValueDisallowed, cl::init(true),
36 "Generate V4 MEMOP in code generation for Hexagon target"));
40 "disable-hexagon-memops",
41 cl::Hidden, cl::ZeroOrMore, cl::ValueDisallowed, cl::init(false),
43 "Do not generate V4 MEMOP in code generation for Hexagon target"));
47 "enable-hexagon-ieee-rnd-near",
48 cl::Hidden, cl::ZeroOrMore, cl::init(false),
49 cl::desc("Generate non-chopped conversion from fp to int."));
52 HexagonSubtarget::initializeSubtargetDependencies(StringRef CPU, StringRef FS) {
53 // If the programmer has not specified a Hexagon version, default to -mv4.
54 if (CPUString.empty())
55 CPUString = "hexagonv4";
57 if (CPUString == "hexagonv2") {
58 HexagonArchVersion = V2;
59 } else if (CPUString == "hexagonv3") {
61 HexagonArchVersion = V3;
62 } else if (CPUString == "hexagonv4") {
63 HexagonArchVersion = V4;
64 } else if (CPUString == "hexagonv5") {
65 HexagonArchVersion = V5;
67 llvm_unreachable("Unrecognized Hexagon processor version");
70 ParseSubtargetFeatures(CPUString, FS);
74 HexagonSubtarget::HexagonSubtarget(StringRef TT, StringRef CPU, StringRef FS,
75 const TargetMachine &TM)
76 : HexagonGenSubtargetInfo(TT, CPU, FS), CPUString(CPU.str()),
77 DL("e-m:e-p:32:32-i1:32-i64:64-a:0-n32"),
78 InstrInfo(initializeSubtargetDependencies(CPU, FS)), TLInfo(TM),
79 TSInfo(DL), FrameLowering() {
81 // Initialize scheduling itinerary for the specified CPU.
82 InstrItins = getInstrItineraryForCPU(CPUString);
84 // UseMemOps on by default unless disabled explicitly
87 else if (EnableMemOps)
92 if (EnableIEEERndNear)
93 ModeIEEERndNear = true;
95 ModeIEEERndNear = false;
98 // Pin the vtable to this file.
99 void HexagonSubtarget::anchor() {}