1 //=- Mips64r6InstrInfo.td - Mips64r6 Instruction Information -*- tablegen -*-=//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file describes Mips64r6 instructions.
12 //===----------------------------------------------------------------------===//
14 // Notes about removals/changes from MIPS32r6:
15 // Reencoded: dclo, dclz
17 //===----------------------------------------------------------------------===//
19 // Instruction Encodings
21 //===----------------------------------------------------------------------===//
23 class DALIGN_ENC : SPECIAL3_DALIGN_FM<OPCODE6_DALIGN>;
24 class DAUI_ENC : DAUI_FM;
25 class DAHI_ENC : REGIMM_FM<OPCODE5_DAHI>;
26 class DATI_ENC : REGIMM_FM<OPCODE5_DATI>;
27 class DBITSWAP_ENC : SPECIAL3_2R_FM<OPCODE6_DBITSWAP>;
28 class DCLO_R6_ENC : SPECIAL_2R_FM<OPCODE6_DCLO>;
29 class DCLZ_R6_ENC : SPECIAL_2R_FM<OPCODE6_DCLZ>;
30 class DDIV_ENC : SPECIAL_3R_FM<0b00010, 0b011110>;
31 class DDIVU_ENC : SPECIAL_3R_FM<0b00010, 0b011111>;
32 class DLSA_R6_ENC : SPECIAL_LSA_FM<OPCODE6_DLSA>;
33 class DMOD_ENC : SPECIAL_3R_FM<0b00011, 0b011110>;
34 class DMODU_ENC : SPECIAL_3R_FM<0b00011, 0b011111>;
35 class DMUH_ENC : SPECIAL_3R_FM<0b00011, 0b111000>;
36 class DMUHU_ENC : SPECIAL_3R_FM<0b00011, 0b111001>;
37 class DMUL_R6_ENC : SPECIAL_3R_FM<0b00010, 0b111000>;
38 class DMULU_ENC : SPECIAL_3R_FM<0b00010, 0b111001>;
39 class LDPC_ENC : PCREL18_FM<OPCODE3_LDPC>;
40 class LLD_R6_ENC : SPECIAL3_LL_SC_FM<OPCODE6_LLD>;
41 class SCD_R6_ENC : SPECIAL3_LL_SC_FM<OPCODE6_SCD>;
43 //===----------------------------------------------------------------------===//
45 // Instruction Descriptions
47 //===----------------------------------------------------------------------===//
49 class AHI_ATI_DESC_BASE<string instr_asm, RegisterOperand GPROpnd> {
50 dag OutOperandList = (outs GPROpnd:$rs);
51 dag InOperandList = (ins GPROpnd:$rt, simm16:$imm);
52 string AsmString = !strconcat(instr_asm, "\t$rt, $imm");
53 string Constraints = "$rs = $rt";
56 class DALIGN_DESC : ALIGN_DESC_BASE<"dalign", GPR64Opnd, uimm3>;
57 class DAHI_DESC : AHI_ATI_DESC_BASE<"dahi", GPR64Opnd>;
58 class DATI_DESC : AHI_ATI_DESC_BASE<"dati", GPR64Opnd>;
59 class DAUI_DESC : AUI_DESC_BASE<"daui", GPR64Opnd>;
60 class DBITSWAP_DESC : BITSWAP_DESC_BASE<"dbitswap", GPR64Opnd>;
61 class DCLO_R6_DESC : CLO_R6_DESC_BASE<"dclo", GPR64Opnd>;
62 class DCLZ_R6_DESC : CLZ_R6_DESC_BASE<"dclz", GPR64Opnd>;
63 class DDIV_DESC : DIVMOD_DESC_BASE<"ddiv", GPR64Opnd, sdiv>;
64 class DDIVU_DESC : DIVMOD_DESC_BASE<"ddivu", GPR64Opnd, udiv>;
65 class DLSA_R6_DESC : LSA_R6_DESC_BASE<"dlsa", GPR64Opnd, uimm2>;
66 class DMOD_DESC : DIVMOD_DESC_BASE<"dmod", GPR64Opnd, srem>;
67 class DMODU_DESC : DIVMOD_DESC_BASE<"dmodu", GPR64Opnd, urem>;
68 class DMUH_DESC : MUL_R6_DESC_BASE<"dmuh", GPR64Opnd, mulhs>;
69 class DMUHU_DESC : MUL_R6_DESC_BASE<"dmuhu", GPR64Opnd, mulhu>;
70 class DMUL_R6_DESC : MUL_R6_DESC_BASE<"dmul", GPR64Opnd, mul>;
71 class DMULU_DESC : MUL_R6_DESC_BASE<"dmulu", GPR64Opnd>;
72 class LDPC_DESC : PCREL_DESC_BASE<"ldpc", GPR64Opnd, simm18_lsl3>;
73 class LLD_R6_DESC : LL_R6_DESC_BASE<"lld", GPR64Opnd>;
74 class SCD_R6_DESC : SC_R6_DESC_BASE<"scd", GPR64Opnd>;
75 class SELEQZ64_DESC : SELEQNE_Z_DESC_BASE<"seleqz", GPR64Opnd>;
76 class SELNEZ64_DESC : SELEQNE_Z_DESC_BASE<"selnez", GPR64Opnd>;
78 //===----------------------------------------------------------------------===//
80 // Instruction Definitions
82 //===----------------------------------------------------------------------===//
84 def DAHI : DAHI_ENC, DAHI_DESC, ISA_MIPS64R6;
85 def DALIGN : DALIGN_ENC, DALIGN_DESC, ISA_MIPS64R6;
86 def DATI : DATI_ENC, DATI_DESC, ISA_MIPS64R6;
87 def DAUI : DAUI_ENC, DAUI_DESC, ISA_MIPS64R6;
88 def DBITSWAP : DBITSWAP_ENC, DBITSWAP_DESC, ISA_MIPS64R6;
89 def DCLO_R6 : DCLO_R6_ENC, DCLO_R6_DESC, ISA_MIPS64R6;
90 def DCLZ_R6 : DCLZ_R6_ENC, DCLZ_R6_DESC, ISA_MIPS64R6;
91 def DDIV : DDIV_ENC, DDIV_DESC, ISA_MIPS64R6;
92 def DDIVU : DDIVU_ENC, DDIVU_DESC, ISA_MIPS64R6;
93 def DLSA_R6 : DLSA_R6_ENC, DLSA_R6_DESC, ISA_MIPS64R6;
94 def DMOD : DMOD_ENC, DMOD_DESC, ISA_MIPS64R6;
95 def DMODU : DMODU_ENC, DMODU_DESC, ISA_MIPS64R6;
96 def DMUH: DMUH_ENC, DMUH_DESC, ISA_MIPS64R6;
97 def DMUHU: DMUHU_ENC, DMUHU_DESC, ISA_MIPS64R6;
98 def DMUL_R6: DMUL_R6_ENC, DMUL_R6_DESC, ISA_MIPS64R6;
99 def DMULU: DMULU_ENC, DMULU_DESC, ISA_MIPS64R6;
100 def LDPC: LDPC_ENC, LDPC_DESC, ISA_MIPS64R6;
101 def LLD_R6 : LLD_R6_ENC, LLD_R6_DESC, ISA_MIPS32R6;
102 def SCD_R6 : SCD_R6_ENC, SCD_R6_DESC, ISA_MIPS32R6;
103 let DecoderNamespace = "Mips32r6_64r6_GP64" in {
104 def SELEQZ64 : SELEQZ_ENC, SELEQZ64_DESC, ISA_MIPS32R6, GPR_64;
105 def SELNEZ64 : SELNEZ_ENC, SELNEZ64_DESC, ISA_MIPS32R6, GPR_64;
108 //===----------------------------------------------------------------------===//
110 // Patterns and Pseudo Instructions
112 //===----------------------------------------------------------------------===//
115 def : MipsPat<(select i64:$cond, i64:$t, i64:$f),
116 (OR64 (SELNEZ64 i64:$t, i64:$cond),
117 (SELEQZ64 i64:$f, i64:$cond))>,
119 def : MipsPat<(select (i32 (seteq i64:$cond, immz)), i64:$t, i64:$f),
120 (OR64 (SELNEZ64 i64:$t, i64:$cond),
121 (SELEQZ64 i64:$f, i64:$cond))>,
123 def : MipsPat<(select (i32 (setne i64:$cond, immz)), i64:$t, i64:$f),
124 (OR64 (SELNEZ64 i64:$f, i64:$cond),
125 (SELEQZ64 i64:$t, i64:$cond))>,
127 def : MipsPat<(select (i32 (seteq i64:$cond, immZExt16_64:$imm)), i64:$t, i64:$f),
128 (OR64 (SELNEZ64 i64:$t, (XORi64 i64:$cond, immZExt16_64:$imm)),
129 (SELEQZ64 i64:$f, (XORi64 i64:$cond, immZExt16_64:$imm)))>,
131 def : MipsPat<(select (i32 (setne i64:$cond, immZExt16_64:$imm)), i64:$t, i64:$f),
132 (OR64 (SELNEZ64 i64:$f, (XORi64 i64:$cond, immZExt16_64:$imm)),
133 (SELEQZ64 i64:$t, (XORi64 i64:$cond, immZExt16_64:$imm)))>,
136 (select (i32 (setgt i64:$cond, immSExt16Plus1:$imm)), i64:$t, i64:$f),
137 (OR64 (SELNEZ64 i64:$t,
138 (SUBREG_TO_REG (i64 0), (SLTi64 i64:$cond, (Plus1 imm:$imm)),
141 (SUBREG_TO_REG (i64 0), (SLTi64 i64:$cond, (Plus1 imm:$imm)),
145 (select (i32 (setugt i64:$cond, immSExt16Plus1:$imm)), i64:$t, i64:$f),
146 (OR64 (SELNEZ64 i64:$t,
147 (SUBREG_TO_REG (i64 0), (SLTiu64 i64:$cond, (Plus1 imm:$imm)),
150 (SUBREG_TO_REG (i64 0), (SLTiu64 i64:$cond, (Plus1 imm:$imm)),
154 def : MipsPat<(select (i32 (setne i64:$cond, immz)), i64:$t, immz),
155 (SELNEZ64 i64:$t, i64:$cond)>, ISA_MIPS64R6;
156 def : MipsPat<(select (i32 (seteq i64:$cond, immz)), i64:$t, immz),
157 (SELEQZ64 i64:$t, i64:$cond)>, ISA_MIPS64R6;
158 def : MipsPat<(select (i32 (setne i64:$cond, immz)), immz, i64:$f),
159 (SELEQZ64 i64:$f, i64:$cond)>, ISA_MIPS64R6;
160 def : MipsPat<(select (i32 (seteq i64:$cond, immz)), immz, i64:$f),
161 (SELNEZ64 i64:$f, i64:$cond)>, ISA_MIPS64R6;
163 // i64 selects from an i32 comparison
164 // One complicating factor here is that bits 32-63 of an i32 are undefined.
165 // FIXME: Ideally, setcc would always produce an i64 on MIPS64 targets.
166 // This would allow us to remove the sign-extensions here.
167 def : MipsPat<(select i32:$cond, i64:$t, i64:$f),
168 (OR64 (SELNEZ64 i64:$t, (SLL64_32 i32:$cond)),
169 (SELEQZ64 i64:$f, (SLL64_32 i32:$cond)))>,
171 def : MipsPat<(select (i32 (seteq i32:$cond, immz)), i64:$t, i64:$f),
172 (OR64 (SELNEZ64 i64:$t, (SLL64_32 i32:$cond)),
173 (SELEQZ64 i64:$f, (SLL64_32 i32:$cond)))>,
175 def : MipsPat<(select (i32 (setne i32:$cond, immz)), i64:$t, i64:$f),
176 (OR64 (SELNEZ64 i64:$f, (SLL64_32 i32:$cond)),
177 (SELEQZ64 i64:$t, (SLL64_32 i32:$cond)))>,
179 def : MipsPat<(select (i32 (seteq i32:$cond, immZExt16:$imm)), i64:$t, i64:$f),
180 (OR64 (SELNEZ64 i64:$t, (SLL64_32 (XORi i32:$cond,
182 (SELEQZ64 i64:$f, (SLL64_32 (XORi i32:$cond,
185 def : MipsPat<(select (i32 (setne i32:$cond, immZExt16:$imm)), i64:$t, i64:$f),
186 (OR64 (SELNEZ64 i64:$f, (SLL64_32 (XORi i32:$cond,
188 (SELEQZ64 i64:$t, (SLL64_32 (XORi i32:$cond,
192 def : MipsPat<(select i32:$cond, i64:$t, immz),
193 (SELNEZ64 i64:$t, (SLL64_32 i32:$cond))>,
195 def : MipsPat<(select (i32 (setne i32:$cond, immz)), i64:$t, immz),
196 (SELNEZ64 i64:$t, (SLL64_32 i32:$cond))>,
198 def : MipsPat<(select (i32 (seteq i32:$cond, immz)), i64:$t, immz),
199 (SELEQZ64 i64:$t, (SLL64_32 i32:$cond))>,
201 def : MipsPat<(select i32:$cond, immz, i64:$f),
202 (SELEQZ64 i64:$f, (SLL64_32 i32:$cond))>,
204 def : MipsPat<(select (i32 (setne i32:$cond, immz)), immz, i64:$f),
205 (SELEQZ64 i64:$f, (SLL64_32 i32:$cond))>,
207 def : MipsPat<(select (i32 (seteq i32:$cond, immz)), immz, i64:$f),
208 (SELNEZ64 i64:$f, (SLL64_32 i32:$cond))>,