1 //===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines the interfaces that Mips uses to lower LLVM code into a
13 //===----------------------------------------------------------------------===//
15 #ifndef MipsISELLOWERING_H
16 #define MipsISELLOWERING_H
19 #include "MipsSubtarget.h"
20 #include "llvm/CodeGen/CallingConvLower.h"
21 #include "llvm/CodeGen/SelectionDAG.h"
22 #include "llvm/IR/Function.h"
23 #include "llvm/Target/TargetLowering.h"
30 // Start the numbering from where ISD NodeType finishes.
31 FIRST_NUMBER = ISD::BUILTIN_OP_END,
33 // Jump and link (call)
39 // Get the Higher 16 bits from a 32-bit immediate
40 // No relation with Mips Hi register
43 // Get the Lower 16 bits from a 32-bit immediate
44 // No relation with Mips Lo register
47 // Handle gp_rel (small data/bss sections) relocation.
53 // Floating Point Branch Conditional
56 // Floating Point Compare
59 // Floating Point Conditional Moves
63 // FP-to-int truncation node.
71 // Node used to extract integer from accumulator.
74 // Node used to insert integers to accumulator.
105 // EXTR.W instrinsic nodes.
115 // DPA.W intrinsic nodes.
151 // DSP setcc and select_cc nodes.
155 // Vector comparisons.
156 // These take a vector and return a boolean.
162 // These take a vector and return a vector bitmask.
169 // Element-wise vector max/min.
175 // Vector Shuffle with mask as an operand
176 VSHF, // Generic shuffle
177 SHF, // 4-element set shuffle.
178 ILVEV, // Interleave even elements
179 ILVOD, // Interleave odd elements
180 ILVL, // Interleave left elements
181 ILVR, // Interleave right elements
182 PCKEV, // Pack even elements
183 PCKOD, // Pack odd elements
185 // Combined (XOR (OR $a, $b), -1)
188 // Extended vector element extraction
192 // Load/Store Left/Right nodes.
193 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
204 //===--------------------------------------------------------------------===//
205 // TargetLowering Implementation
206 //===--------------------------------------------------------------------===//
207 class MipsFunctionInfo;
209 class MipsTargetLowering : public TargetLowering {
211 explicit MipsTargetLowering(MipsTargetMachine &TM);
213 static const MipsTargetLowering *create(MipsTargetMachine &TM);
215 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
217 virtual void LowerOperationWrapper(SDNode *N,
218 SmallVectorImpl<SDValue> &Results,
219 SelectionDAG &DAG) const;
221 /// LowerOperation - Provide custom lowering hooks for some operations.
222 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
224 /// ReplaceNodeResults - Replace the results of node with an illegal result
225 /// type with new values built out of custom code.
227 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
228 SelectionDAG &DAG) const;
230 /// getTargetNodeName - This method returns the name of a target specific
232 virtual const char *getTargetNodeName(unsigned Opcode) const;
234 /// getSetCCResultType - get the ISD::SETCC result ValueType
235 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const;
237 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
239 virtual MachineBasicBlock *
240 EmitInstrWithCustomInserter(MachineInstr *MI, MachineBasicBlock *MBB) const;
243 bool operator()(const char *S1, const char *S2) const {
244 return strcmp(S1, S2) < 0;
249 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const;
251 SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) const;
253 SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) const;
255 SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
256 unsigned HiFlag, unsigned LoFlag) const;
258 /// This function fills Ops, which is the list of operands that will later
259 /// be used when a function call node is created. It also generates
260 /// copyToReg nodes to set up argument registers.
262 getOpndList(SmallVectorImpl<SDValue> &Ops,
263 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
264 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
265 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const;
267 /// ByValArgInfo - Byval argument information.
268 struct ByValArgInfo {
269 unsigned FirstIdx; // Index of the first register used.
270 unsigned NumRegs; // Number of registers used for this argument.
271 unsigned Address; // Offset of the stack area used to pass this argument.
273 ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {}
276 /// MipsCC - This class provides methods used to analyze formal and call
277 /// arguments and inquire about calling convention information.
280 enum SpecialCallingConvType {
281 Mips16RetHelperConv, NoSpecialCallingConv
284 MipsCC(CallingConv::ID CallConv, bool IsO32, bool IsFP64, CCState &Info,
285 SpecialCallingConvType SpecialCallingConv = NoSpecialCallingConv);
288 void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs,
289 bool IsVarArg, bool IsSoftFloat,
290 const SDNode *CallNode,
291 std::vector<ArgListEntry> &FuncArgs);
292 void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins,
294 Function::const_arg_iterator FuncArg);
296 void analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins,
297 bool IsSoftFloat, const SDNode *CallNode,
298 const Type *RetTy) const;
300 void analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs,
301 bool IsSoftFloat, const Type *RetTy) const;
303 const CCState &getCCInfo() const { return CCInfo; }
305 /// hasByValArg - Returns true if function has byval arguments.
306 bool hasByValArg() const { return !ByValArgs.empty(); }
308 /// regSize - Size (in number of bits) of integer registers.
309 unsigned regSize() const { return IsO32 ? 4 : 8; }
311 /// numIntArgRegs - Number of integer registers available for calls.
312 unsigned numIntArgRegs() const;
314 /// reservedArgArea - The size of the area the caller reserves for
315 /// register arguments. This is 16-byte if ABI is O32.
316 unsigned reservedArgArea() const;
318 /// Return pointer to array of integer argument registers.
319 const uint16_t *intArgRegs() const;
321 typedef SmallVectorImpl<ByValArgInfo>::const_iterator byval_iterator;
322 byval_iterator byval_begin() const { return ByValArgs.begin(); }
323 byval_iterator byval_end() const { return ByValArgs.end(); }
326 void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT,
327 CCValAssign::LocInfo LocInfo,
328 ISD::ArgFlagsTy ArgFlags);
330 /// useRegsForByval - Returns true if the calling convention allows the
331 /// use of registers to pass byval arguments.
332 bool useRegsForByval() const { return CallConv != CallingConv::Fast; }
334 /// Return the function that analyzes fixed argument list functions.
335 llvm::CCAssignFn *fixedArgFn() const;
337 /// Return the function that analyzes variable argument list functions.
338 llvm::CCAssignFn *varArgFn() const;
340 const uint16_t *shadowRegs() const;
342 void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize,
345 /// Return the type of the register which is used to pass an argument or
346 /// return a value. This function returns f64 if the argument is an i64
347 /// value which has been generated as a result of softening an f128 value.
348 /// Otherwise, it just returns VT.
349 MVT getRegVT(MVT VT, const Type *OrigTy, const SDNode *CallNode,
350 bool IsSoftFloat) const;
352 template<typename Ty>
353 void analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
354 const SDNode *CallNode, const Type *RetTy) const;
357 CallingConv::ID CallConv;
359 SpecialCallingConvType SpecialCallingConv;
360 SmallVector<ByValArgInfo, 2> ByValArgs;
363 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
364 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
367 const MipsSubtarget *Subtarget;
369 bool HasMips64, IsN64, IsO32;
373 MipsCC::SpecialCallingConvType getSpecialCallingConv(SDValue Callee) const;
374 // Lower Operand helpers
375 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
376 CallingConv::ID CallConv, bool isVarArg,
377 const SmallVectorImpl<ISD::InputArg> &Ins,
378 SDLoc dl, SelectionDAG &DAG,
379 SmallVectorImpl<SDValue> &InVals,
380 const SDNode *CallNode, const Type *RetTy) const;
382 // Lower Operand specifics
383 SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
384 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
385 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
386 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
387 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
388 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
389 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
390 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
391 SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
392 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const;
393 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
394 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
395 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const;
396 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
397 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
398 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
399 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
400 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
401 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
403 SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const;
404 SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
406 /// isEligibleForTailCallOptimization - Check whether the call is eligible
407 /// for tail call optimization.
409 isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
410 unsigned NextStackOffset,
411 const MipsFunctionInfo& FI) const = 0;
413 /// copyByValArg - Copy argument registers which were used to pass a byval
414 /// argument to the stack. Create a stack frame object for the byval
416 void copyByValRegs(SDValue Chain, SDLoc DL,
417 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
418 const ISD::ArgFlagsTy &Flags,
419 SmallVectorImpl<SDValue> &InVals,
420 const Argument *FuncArg,
421 const MipsCC &CC, const ByValArgInfo &ByVal) const;
423 /// passByValArg - Pass a byval argument in registers or on stack.
424 void passByValArg(SDValue Chain, SDLoc DL,
425 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
426 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
427 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
428 const MipsCC &CC, const ByValArgInfo &ByVal,
429 const ISD::ArgFlagsTy &Flags, bool isLittle) const;
431 /// writeVarArgRegs - Write variable function arguments passed in registers
432 /// to the stack. Also create a stack frame object for the first variable
434 void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC,
435 SDValue Chain, SDLoc DL, SelectionDAG &DAG) const;
438 LowerFormalArguments(SDValue Chain,
439 CallingConv::ID CallConv, bool isVarArg,
440 const SmallVectorImpl<ISD::InputArg> &Ins,
441 SDLoc dl, SelectionDAG &DAG,
442 SmallVectorImpl<SDValue> &InVals) const;
444 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
445 SDValue Arg, SDLoc DL, bool IsTailCall,
446 SelectionDAG &DAG) const;
449 LowerCall(TargetLowering::CallLoweringInfo &CLI,
450 SmallVectorImpl<SDValue> &InVals) const;
453 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
455 const SmallVectorImpl<ISD::OutputArg> &Outs,
456 LLVMContext &Context) const;
459 LowerReturn(SDValue Chain,
460 CallingConv::ID CallConv, bool isVarArg,
461 const SmallVectorImpl<ISD::OutputArg> &Outs,
462 const SmallVectorImpl<SDValue> &OutVals,
463 SDLoc dl, SelectionDAG &DAG) const;
465 // Inline asm support
466 ConstraintType getConstraintType(const std::string &Constraint) const;
468 /// Examine constraint string and operand type and determine a weight value.
469 /// The operand object must already have been set up with the operand type.
470 ConstraintWeight getSingleConstraintMatchWeight(
471 AsmOperandInfo &info, const char *constraint) const;
473 /// This function parses registers that appear in inline-asm constraints.
474 /// It returns pair (0, 0) on failure.
475 std::pair<unsigned, const TargetRegisterClass *>
476 parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const;
478 std::pair<unsigned, const TargetRegisterClass*>
479 getRegForInlineAsmConstraint(const std::string &Constraint,
482 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
483 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
484 /// true it means one of the asm constraint of the inline asm instruction
485 /// being processed is 'm'.
486 virtual void LowerAsmOperandForConstraint(SDValue Op,
487 std::string &Constraint,
488 std::vector<SDValue> &Ops,
489 SelectionDAG &DAG) const;
491 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const;
493 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
495 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
497 bool IsMemset, bool ZeroMemset,
499 MachineFunction &MF) const;
501 /// isFPImmLegal - Returns true if the target can instruction select the
502 /// specified FP immediate natively. If false, the legalizer will
503 /// materialize the FP immediate as a load from a constant pool.
504 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
506 virtual unsigned getJumpTableEncoding() const;
508 MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
509 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
510 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI,
511 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
512 bool Nand = false) const;
513 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI,
514 MachineBasicBlock *BB, unsigned Size) const;
515 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI,
516 MachineBasicBlock *BB, unsigned Size) const;
519 /// Create MipsTargetLowering objects.
520 const MipsTargetLowering *createMips16TargetLowering(MipsTargetMachine &TM);
521 const MipsTargetLowering *createMipsSETargetLowering(MipsTargetMachine &TM);
524 #endif // MipsISELLOWERING_H