1 //===-- MipsRegisterInfo.cpp - MIPS Register Information -== --------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the MIPS implementation of the TargetRegisterInfo class.
12 //===----------------------------------------------------------------------===//
14 #define DEBUG_TYPE "mips-reg-info"
16 #include "MipsRegisterInfo.h"
18 #include "MipsAnalyzeImmediate.h"
19 #include "MipsInstrInfo.h"
20 #include "MipsMachineFunction.h"
21 #include "MipsSubtarget.h"
22 #include "llvm/ADT/BitVector.h"
23 #include "llvm/ADT/STLExtras.h"
24 #include "llvm/CodeGen/MachineFrameInfo.h"
25 #include "llvm/CodeGen/MachineFunction.h"
26 #include "llvm/CodeGen/MachineInstrBuilder.h"
27 #include "llvm/CodeGen/ValueTypes.h"
28 #include "llvm/DebugInfo.h"
29 #include "llvm/IR/Constants.h"
30 #include "llvm/IR/Type.h"
31 #include "llvm/Support/CommandLine.h"
32 #include "llvm/Support/Debug.h"
33 #include "llvm/Support/ErrorHandling.h"
34 #include "llvm/Support/raw_ostream.h"
35 #include "llvm/Target/TargetFrameLowering.h"
36 #include "llvm/Target/TargetInstrInfo.h"
37 #include "llvm/Target/TargetMachine.h"
38 #include "llvm/Target/TargetOptions.h"
40 #define GET_REGINFO_TARGET_DESC
41 #include "MipsGenRegisterInfo.inc"
45 MipsRegisterInfo::MipsRegisterInfo(const MipsSubtarget &ST)
46 : MipsGenRegisterInfo(Mips::RA), Subtarget(ST) {}
48 unsigned MipsRegisterInfo::getPICCallReg() { return Mips::T9; }
52 MipsRegisterInfo::getRegPressureLimit(const TargetRegisterClass *RC,
53 MachineFunction &MF) const {
54 switch (RC->getID()) {
57 case Mips::CPURegsRegClassID:
58 case Mips::CPU64RegsRegClassID:
59 case Mips::DSPRegsRegClassID: {
60 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
61 return 28 - TFI->hasFP(MF);
63 case Mips::FGR32RegClassID:
65 case Mips::AFGR64RegClassID:
67 case Mips::FGR64RegClassID:
72 //===----------------------------------------------------------------------===//
73 // Callee Saved Registers methods
74 //===----------------------------------------------------------------------===//
76 /// Mips Callee Saved Registers
77 const uint16_t* MipsRegisterInfo::
78 getCalleeSavedRegs(const MachineFunction *MF) const {
79 if (Subtarget.isSingleFloat())
80 return CSR_SingleFloatOnly_SaveList;
81 else if (!Subtarget.hasMips64())
82 return CSR_O32_SaveList;
83 else if (Subtarget.isABI_N32())
84 return CSR_N32_SaveList;
86 assert(Subtarget.isABI_N64());
87 return CSR_N64_SaveList;
91 MipsRegisterInfo::getCallPreservedMask(CallingConv::ID) const {
92 if (Subtarget.isSingleFloat())
93 return CSR_SingleFloatOnly_RegMask;
94 else if (!Subtarget.hasMips64())
95 return CSR_O32_RegMask;
96 else if (Subtarget.isABI_N32())
97 return CSR_N32_RegMask;
99 assert(Subtarget.isABI_N64());
100 return CSR_N64_RegMask;
103 const uint32_t *MipsRegisterInfo::getMips16RetHelperMask() {
104 return CSR_Mips16RetHelper_RegMask;
107 BitVector MipsRegisterInfo::
108 getReservedRegs(const MachineFunction &MF) const {
109 static const uint16_t ReservedCPURegs[] = {
110 Mips::ZERO, Mips::K0, Mips::K1, Mips::SP
113 static const uint16_t ReservedCPU64Regs[] = {
114 Mips::ZERO_64, Mips::K0_64, Mips::K1_64, Mips::SP_64
117 BitVector Reserved(getNumRegs());
118 typedef TargetRegisterClass::const_iterator RegIter;
120 for (unsigned I = 0; I < array_lengthof(ReservedCPURegs); ++I)
121 Reserved.set(ReservedCPURegs[I]);
123 for (unsigned I = 0; I < array_lengthof(ReservedCPU64Regs); ++I)
124 Reserved.set(ReservedCPU64Regs[I]);
126 if (Subtarget.hasMips64()) {
127 // Reserve all registers in AFGR64.
128 for (RegIter Reg = Mips::AFGR64RegClass.begin(),
129 EReg = Mips::AFGR64RegClass.end(); Reg != EReg; ++Reg)
132 // Reserve all registers in FGR64.
133 for (RegIter Reg = Mips::FGR64RegClass.begin(),
134 EReg = Mips::FGR64RegClass.end(); Reg != EReg; ++Reg)
137 // Reserve FP if this function should have a dedicated frame pointer register.
138 if (MF.getTarget().getFrameLowering()->hasFP(MF)) {
139 if (Subtarget.inMips16Mode())
140 Reserved.set(Mips::S0);
142 Reserved.set(Mips::FP);
143 Reserved.set(Mips::FP_64);
147 // Reserve hardware registers.
148 Reserved.set(Mips::HWR29);
149 Reserved.set(Mips::HWR29_64);
151 // Reserve DSP control register.
152 Reserved.set(Mips::DSPPos);
153 Reserved.set(Mips::DSPSCount);
154 Reserved.set(Mips::DSPCarry);
155 Reserved.set(Mips::DSPEFI);
156 Reserved.set(Mips::DSPOutFlag);
158 // Reserve RA if in mips16 mode.
159 if (Subtarget.inMips16Mode()) {
160 Reserved.set(Mips::RA);
161 Reserved.set(Mips::RA_64);
164 // Reserve GP if small section is used.
165 if (Subtarget.useSmallSection()) {
166 Reserved.set(Mips::GP);
167 Reserved.set(Mips::GP_64);
174 MipsRegisterInfo::requiresRegisterScavenging(const MachineFunction &MF) const {
179 MipsRegisterInfo::trackLivenessAfterRegAlloc(const MachineFunction &MF) const {
183 // FrameIndex represent objects inside a abstract stack.
184 // We must replace FrameIndex with an stack/frame pointer
186 void MipsRegisterInfo::
187 eliminateFrameIndex(MachineBasicBlock::iterator II, int SPAdj,
188 unsigned FIOperandNum, RegScavenger *RS) const {
189 MachineInstr &MI = *II;
190 MachineFunction &MF = *MI.getParent()->getParent();
192 DEBUG(errs() << "\nFunction : " << MF.getName() << "\n";
193 errs() << "<--------->\n" << MI);
195 int FrameIndex = MI.getOperand(FIOperandNum).getIndex();
196 uint64_t stackSize = MF.getFrameInfo()->getStackSize();
197 int64_t spOffset = MF.getFrameInfo()->getObjectOffset(FrameIndex);
199 DEBUG(errs() << "FrameIndex : " << FrameIndex << "\n"
200 << "spOffset : " << spOffset << "\n"
201 << "stackSize : " << stackSize << "\n");
203 eliminateFI(MI, FIOperandNum, FrameIndex, stackSize, spOffset);
206 unsigned MipsRegisterInfo::
207 getFrameRegister(const MachineFunction &MF) const {
208 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
209 bool IsN64 = Subtarget.isABI_N64();
211 if (Subtarget.inMips16Mode())
212 return TFI->hasFP(MF) ? Mips::S0 : Mips::SP;
214 return TFI->hasFP(MF) ? (IsN64 ? Mips::FP_64 : Mips::FP) :
215 (IsN64 ? Mips::SP_64 : Mips::SP);
219 unsigned MipsRegisterInfo::
220 getEHExceptionRegister() const {
221 llvm_unreachable("What is the exception register");
224 unsigned MipsRegisterInfo::
225 getEHHandlerRegister() const {
226 llvm_unreachable("What is the exception handler register");