1 //===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
3 // The LLVM Compiler Infrastructure
5 // This file was developed by Chris Lattner and is distributed under
6 // the University of Illinois Open Source License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines a pattern matching instruction selector for PowerPC,
11 // converting from a legalized dag to a PPC dag.
13 //===----------------------------------------------------------------------===//
16 #include "PPCTargetMachine.h"
17 #include "PPCISelLowering.h"
18 #include "llvm/CodeGen/MachineInstrBuilder.h"
19 #include "llvm/CodeGen/MachineFunction.h"
20 #include "llvm/CodeGen/SSARegMap.h"
21 #include "llvm/CodeGen/SelectionDAG.h"
22 #include "llvm/CodeGen/SelectionDAGISel.h"
23 #include "llvm/Target/TargetOptions.h"
24 #include "llvm/ADT/Statistic.h"
25 #include "llvm/Constants.h"
26 #include "llvm/GlobalValue.h"
27 #include "llvm/Support/Debug.h"
28 #include "llvm/Support/MathExtras.h"
32 Statistic<> FusedFP ("ppc-codegen", "Number of fused fp operations");
33 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
35 //===--------------------------------------------------------------------===//
36 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
37 /// instructions for SelectionDAG operations.
39 class PPCDAGToDAGISel : public SelectionDAGISel {
40 PPCTargetLowering PPCLowering;
41 unsigned GlobalBaseReg;
43 PPCDAGToDAGISel(TargetMachine &TM)
44 : SelectionDAGISel(PPCLowering), PPCLowering(TM) {}
46 virtual bool runOnFunction(Function &Fn) {
47 // Make sure we re-emit a set of the global base reg if necessary
49 return SelectionDAGISel::runOnFunction(Fn);
52 /// getI32Imm - Return a target constant with the specified value, of type
54 inline SDOperand getI32Imm(unsigned Imm) {
55 return CurDAG->getTargetConstant(Imm, MVT::i32);
58 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
59 /// base register. Return the virtual register that holds this value.
60 SDOperand getGlobalBaseReg();
62 // Select - Convert the specified operand from a target-independent to a
63 // target-specific node if it hasn't already been changed.
64 SDOperand Select(SDOperand Op);
66 SDNode *SelectBitfieldInsert(SDNode *N);
68 /// SelectCC - Select a comparison of the specified values with the
69 /// specified condition code, returning the CR# of the expression.
70 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
72 /// SelectAddr - Given the specified address, return the two operands for a
73 /// load/store instruction, and return true if it should be an indexed [r+r]
75 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
77 SDOperand BuildSDIVSequence(SDNode *N);
78 SDOperand BuildUDIVSequence(SDNode *N);
80 /// InstructionSelectBasicBlock - This callback is invoked by
81 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
82 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
84 virtual const char *getPassName() const {
85 return "PowerPC DAG->DAG Pattern Instruction Selection";
88 // Include the pieces autogenerated from the target description.
89 #include "PPCGenDAGISel.inc"
92 SDOperand SelectDYNAMIC_STACKALLOC(SDOperand Op);
93 SDOperand SelectADD_PARTS(SDOperand Op);
94 SDOperand SelectSUB_PARTS(SDOperand Op);
95 SDOperand SelectSETCC(SDOperand Op);
96 SDOperand SelectCALL(SDOperand Op);
100 /// InstructionSelectBasicBlock - This callback is invoked by
101 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
102 void PPCDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
105 // The selection process is inherently a bottom-up recursive process (users
106 // select their uses before themselves). Given infinite stack space, we
107 // could just start selecting on the root and traverse the whole graph. In
108 // practice however, this causes us to run out of stack space on large basic
109 // blocks. To avoid this problem, select the entry node, then all its uses,
110 // iteratively instead of recursively.
111 std::vector<SDOperand> Worklist;
112 Worklist.push_back(DAG.getEntryNode());
114 // Note that we can do this in the PPC target (scanning forward across token
115 // chain edges) because no nodes ever get folded across these edges. On a
116 // target like X86 which supports load/modify/store operations, this would
117 // have to be more careful.
118 while (!Worklist.empty()) {
119 SDOperand Node = Worklist.back();
122 // Chose from the least deep of the top two nodes.
123 if (!Worklist.empty() &&
124 Worklist.back().Val->getNodeDepth() < Node.Val->getNodeDepth())
125 std::swap(Worklist.back(), Node);
127 if ((Node.Val->getOpcode() >= ISD::BUILTIN_OP_END &&
128 Node.Val->getOpcode() < PPCISD::FIRST_NUMBER) ||
129 CodeGenMap.count(Node)) continue;
131 for (SDNode::use_iterator UI = Node.Val->use_begin(),
132 E = Node.Val->use_end(); UI != E; ++UI) {
133 // Scan the values. If this use has a value that is a token chain, add it
136 for (unsigned i = 0, e = User->getNumValues(); i != e; ++i)
137 if (User->getValueType(i) == MVT::Other) {
138 Worklist.push_back(SDOperand(User, i));
143 // Finally, legalize this node.
147 // Select target instructions for the DAG.
148 DAG.setRoot(Select(DAG.getRoot()));
150 DAG.RemoveDeadNodes();
152 // Emit machine code to BB.
153 ScheduleAndEmitDAG(DAG);
156 /// getGlobalBaseReg - Output the instructions required to put the
157 /// base address to use for accessing globals into a register.
159 SDOperand PPCDAGToDAGISel::getGlobalBaseReg() {
160 if (!GlobalBaseReg) {
161 // Insert the set of GlobalBaseReg into the first MBB of the function
162 MachineBasicBlock &FirstMBB = BB->getParent()->front();
163 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
164 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
165 // FIXME: when we get to LP64, we will need to create the appropriate
166 // type of register here.
167 GlobalBaseReg = RegMap->createVirtualRegister(PPC::GPRCRegisterClass);
168 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
169 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
171 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
175 // isIntImmediate - This method tests to see if a constant operand.
176 // If so Imm will receive the 32 bit value.
177 static bool isIntImmediate(SDNode *N, unsigned& Imm) {
178 if (N->getOpcode() == ISD::Constant) {
179 Imm = cast<ConstantSDNode>(N)->getValue();
185 // isOprShiftImm - Returns true if the specified operand is a shift opcode with
186 // a immediate shift count less than 32.
187 static bool isOprShiftImm(SDNode *N, unsigned& Opc, unsigned& SH) {
188 Opc = N->getOpcode();
189 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
190 isIntImmediate(N->getOperand(1).Val, SH) && SH < 32;
193 // isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
194 // any number of 0s on either side. The 1s are allowed to wrap from LSB to
195 // MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
196 // not, since all 1s are not contiguous.
197 static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
198 if (isShiftedMask_32(Val)) {
199 // look for the first non-zero bit
200 MB = CountLeadingZeros_32(Val);
201 // look for the first zero bit after the run of ones
202 ME = CountLeadingZeros_32((Val - 1) ^ Val);
205 Val = ~Val; // invert mask
206 if (isShiftedMask_32(Val)) {
207 // effectively look for the first zero bit
208 ME = CountLeadingZeros_32(Val) - 1;
209 // effectively look for the first one bit after the run of zeros
210 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
218 // isRotateAndMask - Returns true if Mask and Shift can be folded into a rotate
219 // and mask opcode and mask operation.
220 static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
221 unsigned &SH, unsigned &MB, unsigned &ME) {
222 // Don't even go down this path for i64, since different logic will be
223 // necessary for rldicl/rldicr/rldimi.
224 if (N->getValueType(0) != MVT::i32)
228 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
229 unsigned Opcode = N->getOpcode();
230 if (N->getNumOperands() != 2 ||
231 !isIntImmediate(N->getOperand(1).Val, Shift) || (Shift > 31))
234 if (Opcode == ISD::SHL) {
235 // apply shift left to mask if it comes first
236 if (IsShiftMask) Mask = Mask << Shift;
237 // determine which bits are made indeterminant by shift
238 Indeterminant = ~(0xFFFFFFFFu << Shift);
239 } else if (Opcode == ISD::SRL) {
240 // apply shift right to mask if it comes first
241 if (IsShiftMask) Mask = Mask >> Shift;
242 // determine which bits are made indeterminant by shift
243 Indeterminant = ~(0xFFFFFFFFu >> Shift);
244 // adjust for the left rotate
250 // if the mask doesn't intersect any Indeterminant bits
251 if (Mask && !(Mask & Indeterminant)) {
253 // make sure the mask is still a mask (wrap arounds may not be)
254 return isRunOfOnes(Mask, MB, ME);
259 // isOpcWithIntImmediate - This method tests to see if the node is a specific
260 // opcode and that it has a immediate integer right operand.
261 // If so Imm will receive the 32 bit value.
262 static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
263 return N->getOpcode() == Opc && isIntImmediate(N->getOperand(1).Val, Imm);
266 // isOprNot - Returns true if the specified operand is an xor with immediate -1.
267 static bool isOprNot(SDNode *N) {
269 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
272 // Immediate constant composers.
273 // Lo16 - grabs the lo 16 bits from a 32 bit constant.
274 // Hi16 - grabs the hi 16 bits from a 32 bit constant.
275 // HA16 - computes the hi bits required if the lo bits are add/subtracted in
277 static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
278 static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
279 static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
281 // isIntImmediate - This method tests to see if a constant operand.
282 // If so Imm will receive the 32 bit value.
283 static bool isIntImmediate(SDOperand N, unsigned& Imm) {
284 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
285 Imm = (unsigned)CN->getSignExtended();
291 /// SelectBitfieldInsert - turn an or of two masked values into
292 /// the rotate left word immediate then mask insert (rlwimi) instruction.
293 /// Returns true on success, false if the caller still needs to select OR.
295 /// Patterns matched:
296 /// 1. or shl, and 5. or and, and
297 /// 2. or and, shl 6. or shl, shr
298 /// 3. or shr, and 7. or shr, shl
300 SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
301 bool IsRotate = false;
302 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, SH = 0;
305 SDOperand Op0 = N->getOperand(0);
306 SDOperand Op1 = N->getOperand(1);
308 unsigned Op0Opc = Op0.getOpcode();
309 unsigned Op1Opc = Op1.getOpcode();
311 // Verify that we have the correct opcodes
312 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
314 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
317 // Generate Mask value for Target
318 if (isIntImmediate(Op0.getOperand(1), Value)) {
320 case ISD::SHL: TgtMask <<= Value; break;
321 case ISD::SRL: TgtMask >>= Value; break;
322 case ISD::AND: TgtMask &= Value; break;
328 // Generate Mask value for Insert
329 if (!isIntImmediate(Op1.getOperand(1), Value))
336 if (Op0Opc == ISD::SRL) IsRotate = true;
342 if (Op0Opc == ISD::SHL) IsRotate = true;
349 // If both of the inputs are ANDs and one of them has a logical shift by
350 // constant as its input, make that AND the inserted value so that we can
351 // combine the shift into the rotate part of the rlwimi instruction
352 bool IsAndWithShiftOp = false;
353 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
354 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
355 Op1.getOperand(0).getOpcode() == ISD::SRL) {
356 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
357 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
358 IsAndWithShiftOp = true;
360 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
361 Op0.getOperand(0).getOpcode() == ISD::SRL) {
362 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
364 std::swap(TgtMask, InsMask);
365 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
366 IsAndWithShiftOp = true;
371 // Verify that the Target mask and Insert mask together form a full word mask
372 // and that the Insert mask is a run of set bits (which implies both are runs
373 // of set bits). Given that, Select the arguments and generate the rlwimi
376 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
377 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
378 bool Op0IsAND = Op0Opc == ISD::AND;
379 // Check for rotlwi / rotrwi here, a special case of bitfield insert
380 // where both bitfield halves are sourced from the same value.
381 if (IsRotate && fullMask &&
382 N->getOperand(0).getOperand(0) == N->getOperand(1).getOperand(0)) {
383 Op0 = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32,
384 Select(N->getOperand(0).getOperand(0)),
385 getI32Imm(SH), getI32Imm(0), getI32Imm(31));
388 SDOperand Tmp1 = (Op0IsAND && fullMask) ? Select(Op0.getOperand(0))
390 SDOperand Tmp2 = IsAndWithShiftOp ? Select(Op1.getOperand(0).getOperand(0))
391 : Select(Op1.getOperand(0));
392 Op0 = CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
393 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
399 /// SelectAddr - Given the specified address, return the two operands for a
400 /// load/store instruction, and return true if it should be an indexed [r+r]
402 bool PPCDAGToDAGISel::SelectAddr(SDOperand Addr, SDOperand &Op1,
405 if (Addr.getOpcode() == ISD::ADD) {
406 if (isIntImmediate(Addr.getOperand(1), imm) && isInt16(imm)) {
407 Op1 = getI32Imm(Lo16(imm));
408 if (FrameIndexSDNode *FI =
409 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
411 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
413 Op2 = Select(Addr.getOperand(0));
417 Op1 = Select(Addr.getOperand(0));
418 Op2 = Select(Addr.getOperand(1));
419 return true; // [r+r]
423 // Now check if we're dealing with a global, and whether or not we should emit
424 // an optimized load or store for statics.
425 if (GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(Addr)) {
426 GlobalValue *GV = GN->getGlobal();
427 if (!GV->hasWeakLinkage() && !GV->isExternal()) {
428 Op1 = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
430 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),
433 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
436 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Addr)) {
438 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
440 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Addr)) {
443 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),Op1);
445 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
453 /// SelectCC - Select a comparison of the specified values with the specified
454 /// condition code, returning the CR# of the expression.
455 SDOperand PPCDAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
457 // Always select the LHS.
460 // Use U to determine whether the SETCC immediate range is signed or not.
461 if (MVT::isInteger(LHS.getValueType())) {
462 bool U = ISD::isUnsignedIntSetCC(CC);
464 if (isIntImmediate(RHS, Imm) &&
465 ((U && isUInt16(Imm)) || (!U && isInt16(Imm))))
466 return CurDAG->getTargetNode(U ? PPC::CMPLWI : PPC::CMPWI, MVT::i32,
467 LHS, getI32Imm(Lo16(Imm)));
468 return CurDAG->getTargetNode(U ? PPC::CMPLW : PPC::CMPW, MVT::i32,
470 } else if (LHS.getValueType() == MVT::f32) {
471 return CurDAG->getTargetNode(PPC::FCMPUS, MVT::i32, LHS, Select(RHS));
473 return CurDAG->getTargetNode(PPC::FCMPUD, MVT::i32, LHS, Select(RHS));
477 /// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
479 static unsigned getBCCForSetCC(ISD::CondCode CC) {
481 default: assert(0 && "Unknown condition!"); abort();
482 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
483 case ISD::SETEQ: return PPC::BEQ;
484 case ISD::SETONE: // FIXME: This is incorrect see PR642.
485 case ISD::SETNE: return PPC::BNE;
486 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
488 case ISD::SETLT: return PPC::BLT;
489 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
491 case ISD::SETLE: return PPC::BLE;
492 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
494 case ISD::SETGT: return PPC::BGT;
495 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
497 case ISD::SETGE: return PPC::BGE;
499 case ISD::SETO: return PPC::BUN;
500 case ISD::SETUO: return PPC::BNU;
505 /// getCRIdxForSetCC - Return the index of the condition register field
506 /// associated with the SetCC condition, and whether or not the field is
507 /// treated as inverted. That is, lt = 0; ge = 0 inverted.
508 static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
510 default: assert(0 && "Unknown condition!"); abort();
511 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
513 case ISD::SETLT: Inv = false; return 0;
514 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
516 case ISD::SETGE: Inv = true; return 0;
517 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
519 case ISD::SETGT: Inv = false; return 1;
520 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
522 case ISD::SETLE: Inv = true; return 1;
523 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
524 case ISD::SETEQ: Inv = false; return 2;
525 case ISD::SETONE: // FIXME: This is incorrect see PR642.
526 case ISD::SETNE: Inv = true; return 2;
527 case ISD::SETO: Inv = true; return 3;
528 case ISD::SETUO: Inv = false; return 3;
533 SDOperand PPCDAGToDAGISel::SelectDYNAMIC_STACKALLOC(SDOperand Op) {
536 // FIXME: We are currently ignoring the requested alignment for handling
537 // greater than the stack alignment. This will need to be revisited at some
538 // point. Align = N.getOperand(2);
539 if (!isa<ConstantSDNode>(N->getOperand(2)) ||
540 cast<ConstantSDNode>(N->getOperand(2))->getValue() != 0) {
541 std::cerr << "Cannot allocate stack object with greater alignment than"
542 << " the stack alignment yet!";
545 SDOperand Chain = Select(N->getOperand(0));
546 SDOperand Amt = Select(N->getOperand(1));
548 SDOperand R1Reg = CurDAG->getRegister(PPC::R1, MVT::i32);
550 SDOperand R1Val = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
551 Chain = R1Val.getValue(1);
553 // Subtract the amount (guaranteed to be a multiple of the stack alignment)
554 // from the stack pointer, giving us the result pointer.
555 SDOperand Result = CurDAG->getTargetNode(PPC::SUBF, MVT::i32, Amt, R1Val);
557 // Copy this result back into R1.
558 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R1Reg, Result);
560 // Copy this result back out of R1 to make sure we're not using the stack
561 // space without decrementing the stack pointer.
562 Result = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
564 // Finally, replace the DYNAMIC_STACKALLOC with the copyfromreg.
565 CodeGenMap[Op.getValue(0)] = Result;
566 CodeGenMap[Op.getValue(1)] = Result.getValue(1);
567 return SDOperand(Result.Val, Op.ResNo);
570 SDOperand PPCDAGToDAGISel::SelectADD_PARTS(SDOperand Op) {
572 SDOperand LHSL = Select(N->getOperand(0));
573 SDOperand LHSH = Select(N->getOperand(1));
576 bool ME = false, ZE = false;
577 if (isIntImmediate(N->getOperand(3), Imm)) {
578 ME = (signed)Imm == -1;
582 std::vector<SDOperand> Result;
583 SDOperand CarryFromLo;
584 if (isIntImmediate(N->getOperand(2), Imm) &&
585 ((signed)Imm >= -32768 || (signed)Imm < 32768)) {
586 // Codegen the low 32 bits of the add. Interestingly, there is no
587 // shifted form of add immediate carrying.
588 CarryFromLo = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
589 LHSL, getI32Imm(Imm));
591 CarryFromLo = CurDAG->getTargetNode(PPC::ADDC, MVT::i32, MVT::Flag,
592 LHSL, Select(N->getOperand(2)));
594 CarryFromLo = CarryFromLo.getValue(1);
596 // Codegen the high 32 bits, adding zero, minus one, or the full value
597 // along with the carry flag produced by addc/addic.
600 ResultHi = CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, LHSH, CarryFromLo);
602 ResultHi = CurDAG->getTargetNode(PPC::ADDME, MVT::i32, LHSH, CarryFromLo);
604 ResultHi = CurDAG->getTargetNode(PPC::ADDE, MVT::i32, LHSH,
605 Select(N->getOperand(3)), CarryFromLo);
606 Result.push_back(CarryFromLo.getValue(0));
607 Result.push_back(ResultHi);
609 CodeGenMap[Op.getValue(0)] = Result[0];
610 CodeGenMap[Op.getValue(1)] = Result[1];
611 return Result[Op.ResNo];
613 SDOperand PPCDAGToDAGISel::SelectSUB_PARTS(SDOperand Op) {
615 SDOperand LHSL = Select(N->getOperand(0));
616 SDOperand LHSH = Select(N->getOperand(1));
617 SDOperand RHSL = Select(N->getOperand(2));
618 SDOperand RHSH = Select(N->getOperand(3));
620 std::vector<SDOperand> Result;
621 Result.push_back(CurDAG->getTargetNode(PPC::SUBFC, MVT::i32, MVT::Flag,
623 Result.push_back(CurDAG->getTargetNode(PPC::SUBFE, MVT::i32, RHSH, LHSH,
624 Result[0].getValue(1)));
625 CodeGenMap[Op.getValue(0)] = Result[0];
626 CodeGenMap[Op.getValue(1)] = Result[1];
627 return Result[Op.ResNo];
630 SDOperand PPCDAGToDAGISel::SelectSETCC(SDOperand Op) {
633 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
634 if (isIntImmediate(N->getOperand(1), Imm)) {
635 // We can codegen setcc op, imm very efficiently compared to a brcond.
636 // Check for those cases here.
639 SDOperand Op = Select(N->getOperand(0));
643 Op = CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op);
644 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
645 getI32Imm(5), getI32Imm(31));
646 return SDOperand(N, 0);
648 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
650 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
651 return SDOperand(N, 0);
654 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
655 getI32Imm(31), getI32Imm(31));
656 return SDOperand(N, 0);
658 SDOperand T = CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op);
659 T = CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op);;
660 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
661 getI32Imm(31), getI32Imm(31));
662 return SDOperand(N, 0);
665 } else if (Imm == ~0U) { // setcc op, -1
666 SDOperand Op = Select(N->getOperand(0));
670 Op = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
672 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
673 CurDAG->getTargetNode(PPC::LI, MVT::i32,
676 return SDOperand(N, 0);
678 Op = CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op);
679 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
681 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
682 return SDOperand(N, 0);
685 SDOperand AD = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
687 SDOperand AN = CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, Op);
688 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
689 getI32Imm(31), getI32Imm(31));
690 return SDOperand(N, 0);
693 Op = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
694 getI32Imm(31), getI32Imm(31));
695 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
696 return SDOperand(N, 0);
702 unsigned Idx = getCRIdxForSetCC(CC, Inv);
703 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
706 // Force the ccreg into CR7.
707 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
709 std::vector<MVT::ValueType> VTs;
710 VTs.push_back(MVT::Other);
711 VTs.push_back(MVT::Flag); // NONSTANDARD CopyToReg node: defines a flag
712 std::vector<SDOperand> Ops;
713 Ops.push_back(CurDAG->getEntryNode());
714 Ops.push_back(CR7Reg);
715 Ops.push_back(CCReg);
716 CCReg = CurDAG->getNode(ISD::CopyToReg, VTs, Ops).getValue(1);
718 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
719 IntCR = CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, CCReg);
721 IntCR = CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg);
724 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
725 getI32Imm((32-(3-Idx)) & 31),
726 getI32Imm(31), getI32Imm(31));
729 CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
730 getI32Imm((32-(3-Idx)) & 31),
731 getI32Imm(31),getI32Imm(31));
732 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
735 return SDOperand(N, 0);
738 /// isCallCompatibleAddress - Return true if the specified 32-bit value is
739 /// representable in the immediate field of a Bx instruction.
740 static bool isCallCompatibleAddress(ConstantSDNode *C) {
741 int Addr = C->getValue();
742 if (Addr & 3) return false; // Low 2 bits are implicitly zero.
743 return (Addr << 6 >> 6) == Addr; // Top 6 bits have to be sext of immediate.
746 SDOperand PPCDAGToDAGISel::SelectCALL(SDOperand Op) {
748 SDOperand Chain = Select(N->getOperand(0));
751 std::vector<SDOperand> CallOperands;
753 if (GlobalAddressSDNode *GASD =
754 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
755 CallOpcode = PPC::BL;
756 CallOperands.push_back(N->getOperand(1));
757 } else if (ExternalSymbolSDNode *ESSDN =
758 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
759 CallOpcode = PPC::BL;
760 CallOperands.push_back(N->getOperand(1));
761 } else if (isa<ConstantSDNode>(N->getOperand(1)) &&
762 isCallCompatibleAddress(cast<ConstantSDNode>(N->getOperand(1)))) {
763 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(1));
764 CallOpcode = PPC::BLA;
765 CallOperands.push_back(getI32Imm((int)C->getValue() >> 2));
767 // Copy the callee address into the CTR register.
768 SDOperand Callee = Select(N->getOperand(1));
769 Chain = CurDAG->getTargetNode(PPC::MTCTR, MVT::Other, Callee, Chain);
771 // Copy the callee address into R12 on darwin.
772 SDOperand R12 = CurDAG->getRegister(PPC::R12, MVT::i32);
773 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R12, Callee);
775 CallOperands.push_back(R12);
776 CallOpcode = PPC::BCTRL;
779 unsigned GPR_idx = 0, FPR_idx = 0;
780 static const unsigned GPR[] = {
781 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
782 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
784 static const unsigned FPR[] = {
785 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
786 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
789 SDOperand InFlag; // Null incoming flag value.
791 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i) {
792 unsigned DestReg = 0;
793 MVT::ValueType RegTy = N->getOperand(i).getValueType();
794 if (RegTy == MVT::i32) {
795 assert(GPR_idx < 8 && "Too many int args");
796 DestReg = GPR[GPR_idx++];
798 assert(MVT::isFloatingPoint(N->getOperand(i).getValueType()) &&
799 "Unpromoted integer arg?");
800 assert(FPR_idx < 13 && "Too many fp args");
801 DestReg = FPR[FPR_idx++];
804 if (N->getOperand(i).getOpcode() != ISD::UNDEF) {
805 SDOperand Val = Select(N->getOperand(i));
806 Chain = CurDAG->getCopyToReg(Chain, DestReg, Val, InFlag);
807 InFlag = Chain.getValue(1);
808 CallOperands.push_back(CurDAG->getRegister(DestReg, RegTy));
812 // Finally, once everything is in registers to pass to the call, emit the
815 CallOperands.push_back(InFlag); // Strong dep on register copies.
817 CallOperands.push_back(Chain); // Weak dep on whatever occurs before
818 Chain = CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
821 std::vector<SDOperand> CallResults;
823 // If the call has results, copy the values out of the ret val registers.
824 switch (N->getValueType(0)) {
825 default: assert(0 && "Unexpected ret value!");
826 case MVT::Other: break;
828 if (N->getValueType(1) == MVT::i32) {
829 Chain = CurDAG->getCopyFromReg(Chain, PPC::R4, MVT::i32,
830 Chain.getValue(1)).getValue(1);
831 CallResults.push_back(Chain.getValue(0));
832 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
833 Chain.getValue(2)).getValue(1);
834 CallResults.push_back(Chain.getValue(0));
836 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
837 Chain.getValue(1)).getValue(1);
838 CallResults.push_back(Chain.getValue(0));
843 Chain = CurDAG->getCopyFromReg(Chain, PPC::F1, N->getValueType(0),
844 Chain.getValue(1)).getValue(1);
845 CallResults.push_back(Chain.getValue(0));
849 CallResults.push_back(Chain);
850 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
851 CodeGenMap[Op.getValue(i)] = CallResults[i];
852 return CallResults[Op.ResNo];
855 // Select - Convert the specified operand from a target-independent to a
856 // target-specific node if it hasn't already been changed.
857 SDOperand PPCDAGToDAGISel::Select(SDOperand Op) {
859 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
860 N->getOpcode() < PPCISD::FIRST_NUMBER)
861 return Op; // Already selected.
863 // If this has already been converted, use it.
864 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(Op);
865 if (CGMI != CodeGenMap.end()) return CGMI->second;
867 switch (N->getOpcode()) {
869 case ISD::DYNAMIC_STACKALLOC: return SelectDYNAMIC_STACKALLOC(Op);
870 case ISD::ADD_PARTS: return SelectADD_PARTS(Op);
871 case ISD::SUB_PARTS: return SelectSUB_PARTS(Op);
872 case ISD::SETCC: return SelectSETCC(Op);
873 case ISD::CALL: return SelectCALL(Op);
874 case ISD::TAILCALL: return SelectCALL(Op);
875 case PPCISD::GlobalBaseReg: return getGlobalBaseReg();
877 case ISD::FrameIndex: {
878 int FI = cast<FrameIndexSDNode>(N)->getIndex();
879 if (N->hasOneUse()) {
880 CurDAG->SelectNodeTo(N, PPC::ADDI, MVT::i32,
881 CurDAG->getTargetFrameIndex(FI, MVT::i32),
883 return SDOperand(N, 0);
885 return CurDAG->getTargetNode(PPC::ADDI, MVT::i32,
886 CurDAG->getTargetFrameIndex(FI, MVT::i32),
889 case ISD::ConstantPool: {
890 Constant *C = cast<ConstantPoolSDNode>(N)->get();
891 SDOperand Tmp, CPI = CurDAG->getTargetConstantPool(C, MVT::i32);
893 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),CPI);
895 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, CPI);
896 if (N->hasOneUse()) {
897 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, CPI);
898 return SDOperand(N, 0);
900 return CurDAG->getTargetNode(PPC::LA, MVT::i32, Tmp, CPI);
903 case ISD::GlobalAddress: {
904 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
906 SDOperand GA = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
908 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(), GA);
910 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, GA);
912 if (GV->hasWeakLinkage() || GV->isExternal())
913 return CurDAG->getTargetNode(PPC::LWZ, MVT::i32, GA, Tmp);
915 return CurDAG->getTargetNode(PPC::LA, MVT::i32, Tmp, GA);
919 MVT::ValueType Ty = N->getValueType(0);
920 if (!NoExcessFPPrecision) { // Match FMA ops
921 if (N->getOperand(0).getOpcode() == ISD::FMUL &&
922 N->getOperand(0).Val->hasOneUse()) {
923 ++FusedFP; // Statistic
924 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
925 Select(N->getOperand(0).getOperand(0)),
926 Select(N->getOperand(0).getOperand(1)),
927 Select(N->getOperand(1)));
928 return SDOperand(N, 0);
929 } else if (N->getOperand(1).getOpcode() == ISD::FMUL &&
930 N->getOperand(1).hasOneUse()) {
931 ++FusedFP; // Statistic
932 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
933 Select(N->getOperand(1).getOperand(0)),
934 Select(N->getOperand(1).getOperand(1)),
935 Select(N->getOperand(0)));
936 return SDOperand(N, 0);
940 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FADD : PPC::FADDS, Ty,
941 Select(N->getOperand(0)), Select(N->getOperand(1)));
942 return SDOperand(N, 0);
945 MVT::ValueType Ty = N->getValueType(0);
947 if (!NoExcessFPPrecision) { // Match FMA ops
948 if (N->getOperand(0).getOpcode() == ISD::FMUL &&
949 N->getOperand(0).Val->hasOneUse()) {
950 ++FusedFP; // Statistic
951 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS, Ty,
952 Select(N->getOperand(0).getOperand(0)),
953 Select(N->getOperand(0).getOperand(1)),
954 Select(N->getOperand(1)));
955 return SDOperand(N, 0);
956 } else if (N->getOperand(1).getOpcode() == ISD::FMUL &&
957 N->getOperand(1).Val->hasOneUse()) {
958 ++FusedFP; // Statistic
959 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS, Ty,
960 Select(N->getOperand(1).getOperand(0)),
961 Select(N->getOperand(1).getOperand(1)),
962 Select(N->getOperand(0)));
963 return SDOperand(N, 0);
966 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSUB : PPC::FSUBS, Ty,
967 Select(N->getOperand(0)),
968 Select(N->getOperand(1)));
969 return SDOperand(N, 0);
972 // FIXME: since this depends on the setting of the carry flag from the srawi
973 // we should really be making notes about that for the scheduler.
974 // FIXME: It sure would be nice if we could cheaply recognize the
975 // srl/add/sra pattern the dag combiner will generate for this as
976 // sra/addze rather than having to handle sdiv ourselves. oh well.
978 if (isIntImmediate(N->getOperand(1), Imm)) {
979 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
981 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
982 Select(N->getOperand(0)),
983 getI32Imm(Log2_32(Imm)));
984 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
985 Op.getValue(0), Op.getValue(1));
986 return SDOperand(N, 0);
987 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
989 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
990 Select(N->getOperand(0)),
991 getI32Imm(Log2_32(-Imm)));
993 CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, Op.getValue(0),
995 CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
996 return SDOperand(N, 0);
1000 // Other cases are autogenerated.
1005 // If this is an and of a value rotated between 0 and 31 bits and then and'd
1006 // with a mask, emit rlwinm
1007 if (isIntImmediate(N->getOperand(1), Imm) && (isShiftedMask_32(Imm) ||
1008 isShiftedMask_32(~Imm))) {
1010 unsigned SH, MB, ME;
1011 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
1012 Val = Select(N->getOperand(0).getOperand(0));
1013 } else if (Imm == 0) {
1014 // AND X, 0 -> 0, not "rlwinm 32".
1015 return Select(N->getOperand(1));
1017 Val = Select(N->getOperand(0));
1018 isRunOfOnes(Imm, MB, ME);
1021 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val, getI32Imm(SH),
1022 getI32Imm(MB), getI32Imm(ME));
1023 return SDOperand(N, 0);
1026 // Other cases are autogenerated.
1030 if (SDNode *I = SelectBitfieldInsert(N))
1031 return CodeGenMap[Op] = SDOperand(I, 0);
1033 // Other cases are autogenerated.
1036 unsigned Imm, SH, MB, ME;
1037 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1038 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
1039 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
1040 Select(N->getOperand(0).getOperand(0)),
1041 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1042 return SDOperand(N, 0);
1045 // Other cases are autogenerated.
1049 unsigned Imm, SH, MB, ME;
1050 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1051 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
1052 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
1053 Select(N->getOperand(0).getOperand(0)),
1054 getI32Imm(SH & 0x1F), getI32Imm(MB), getI32Imm(ME));
1055 return SDOperand(N, 0);
1058 // Other cases are autogenerated.
1062 SDOperand Val = Select(N->getOperand(0));
1063 MVT::ValueType Ty = N->getValueType(0);
1064 if (N->getOperand(0).Val->hasOneUse()) {
1066 switch (Val.isTargetOpcode() ? Val.getTargetOpcode() : 0) {
1067 default: Opc = 0; break;
1068 case PPC::FABSS: Opc = PPC::FNABSS; break;
1069 case PPC::FABSD: Opc = PPC::FNABSD; break;
1070 case PPC::FMADD: Opc = PPC::FNMADD; break;
1071 case PPC::FMADDS: Opc = PPC::FNMADDS; break;
1072 case PPC::FMSUB: Opc = PPC::FNMSUB; break;
1073 case PPC::FMSUBS: Opc = PPC::FNMSUBS; break;
1075 // If we inverted the opcode, then emit the new instruction with the
1076 // inverted opcode and the original instruction's operands. Otherwise,
1077 // fall through and generate a fneg instruction.
1079 if (Opc == PPC::FNABSS || Opc == PPC::FNABSD)
1080 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0));
1082 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0),
1083 Val.getOperand(1), Val.getOperand(2));
1084 return SDOperand(N, 0);
1088 CurDAG->SelectNodeTo(N, PPC::FNEGS, MVT::f32, Val);
1090 CurDAG->SelectNodeTo(N, PPC::FNEGD, MVT::f64, Val);
1091 return SDOperand(N, 0);
1096 case ISD::SEXTLOAD: {
1098 bool isIdx = SelectAddr(N->getOperand(1), Op1, Op2);
1100 MVT::ValueType TypeBeingLoaded = (N->getOpcode() == ISD::LOAD) ?
1101 N->getValueType(0) : cast<VTSDNode>(N->getOperand(3))->getVT();
1103 switch (TypeBeingLoaded) {
1104 default: N->dump(); assert(0 && "Cannot load this type!");
1106 case MVT::i8: Opc = isIdx ? PPC::LBZX : PPC::LBZ; break;
1108 if (N->getOpcode() == ISD::SEXTLOAD) { // SEXT load?
1109 Opc = isIdx ? PPC::LHAX : PPC::LHA;
1111 Opc = isIdx ? PPC::LHZX : PPC::LHZ;
1114 case MVT::i32: Opc = isIdx ? PPC::LWZX : PPC::LWZ; break;
1115 case MVT::f32: Opc = isIdx ? PPC::LFSX : PPC::LFS; break;
1116 case MVT::f64: Opc = isIdx ? PPC::LFDX : PPC::LFD; break;
1119 // If this is an f32 -> f64 load, emit the f32 load, then use an 'extending
1121 if (TypeBeingLoaded != MVT::f32 || N->getOpcode() == ISD::LOAD) {
1122 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
1123 Op1, Op2, Select(N->getOperand(0)));
1124 return SDOperand(N, Op.ResNo);
1126 std::vector<SDOperand> Ops;
1129 Ops.push_back(Select(N->getOperand(0)));
1130 SDOperand Res = CurDAG->getTargetNode(Opc, MVT::f32, MVT::Other, Ops);
1131 SDOperand Ext = CurDAG->getTargetNode(PPC::FMRSD, MVT::f64, Res);
1132 CodeGenMap[Op.getValue(0)] = Ext;
1133 CodeGenMap[Op.getValue(1)] = Res.getValue(1);
1135 return Res.getValue(1);
1140 case ISD::TRUNCSTORE:
1142 SDOperand AddrOp1, AddrOp2;
1143 bool isIdx = SelectAddr(N->getOperand(2), AddrOp1, AddrOp2);
1146 if (N->getOpcode() == ISD::STORE) {
1147 switch (N->getOperand(1).getValueType()) {
1148 default: assert(0 && "unknown Type in store");
1149 case MVT::i32: Opc = isIdx ? PPC::STWX : PPC::STW; break;
1150 case MVT::f64: Opc = isIdx ? PPC::STFDX : PPC::STFD; break;
1151 case MVT::f32: Opc = isIdx ? PPC::STFSX : PPC::STFS; break;
1153 } else { //ISD::TRUNCSTORE
1154 switch(cast<VTSDNode>(N->getOperand(4))->getVT()) {
1155 default: assert(0 && "unknown Type in store");
1156 case MVT::i8: Opc = isIdx ? PPC::STBX : PPC::STB; break;
1157 case MVT::i16: Opc = isIdx ? PPC::STHX : PPC::STH; break;
1161 CurDAG->SelectNodeTo(N, Opc, MVT::Other, Select(N->getOperand(1)),
1162 AddrOp1, AddrOp2, Select(N->getOperand(0)));
1163 return SDOperand(N, 0);
1166 case ISD::SELECT_CC: {
1167 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1169 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1170 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1171 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1172 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1173 if (N1C->isNullValue() && N3C->isNullValue() &&
1174 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
1175 SDOperand LHS = Select(N->getOperand(0));
1177 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1178 LHS, getI32Imm(~0U));
1179 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, Tmp, LHS,
1181 return SDOperand(N, 0);
1184 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
1185 unsigned BROpc = getBCCForSetCC(CC);
1187 bool isFP = MVT::isFloatingPoint(N->getValueType(0));
1188 unsigned SelectCCOp;
1189 if (MVT::isInteger(N->getValueType(0)))
1190 SelectCCOp = PPC::SELECT_CC_Int;
1191 else if (N->getValueType(0) == MVT::f32)
1192 SelectCCOp = PPC::SELECT_CC_F4;
1194 SelectCCOp = PPC::SELECT_CC_F8;
1195 CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg,
1196 Select(N->getOperand(2)), Select(N->getOperand(3)),
1198 return SDOperand(N, 0);
1201 case ISD::CALLSEQ_START:
1202 case ISD::CALLSEQ_END: {
1203 unsigned Amt = cast<ConstantSDNode>(N->getOperand(1))->getValue();
1204 unsigned Opc = N->getOpcode() == ISD::CALLSEQ_START ?
1205 PPC::ADJCALLSTACKDOWN : PPC::ADJCALLSTACKUP;
1206 CurDAG->SelectNodeTo(N, Opc, MVT::Other,
1207 getI32Imm(Amt), Select(N->getOperand(0)));
1208 return SDOperand(N, 0);
1211 SDOperand Chain = Select(N->getOperand(0)); // Token chain.
1213 if (N->getNumOperands() == 2) {
1214 SDOperand Val = Select(N->getOperand(1));
1215 if (N->getOperand(1).getValueType() == MVT::i32) {
1216 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Val);
1218 assert(MVT::isFloatingPoint(N->getOperand(1).getValueType()));
1219 Chain = CurDAG->getCopyToReg(Chain, PPC::F1, Val);
1221 } else if (N->getNumOperands() > 1) {
1222 assert(N->getOperand(1).getValueType() == MVT::i32 &&
1223 N->getOperand(2).getValueType() == MVT::i32 &&
1224 N->getNumOperands() == 3 && "Unknown two-register ret value!");
1225 Chain = CurDAG->getCopyToReg(Chain, PPC::R4, Select(N->getOperand(1)));
1226 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Select(N->getOperand(2)));
1229 // Finally, select this to a blr (return) instruction.
1230 CurDAG->SelectNodeTo(N, PPC::BLR, MVT::Other, Chain);
1231 return SDOperand(N, 0);
1234 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(1),
1235 Select(N->getOperand(0)));
1236 return SDOperand(N, 0);
1238 case ISD::BRTWOWAY_CC: {
1239 SDOperand Chain = Select(N->getOperand(0));
1240 MachineBasicBlock *Dest =
1241 cast<BasicBlockSDNode>(N->getOperand(4))->getBasicBlock();
1242 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
1243 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
1245 // If this is a two way branch, then grab the fallthrough basic block
1246 // argument and build a PowerPC branch pseudo-op, suitable for long branch
1247 // conversion if necessary by the branch selection pass. Otherwise, emit a
1248 // standard conditional branch.
1249 if (N->getOpcode() == ISD::BRTWOWAY_CC) {
1250 SDOperand CondTrueBlock = N->getOperand(4);
1251 SDOperand CondFalseBlock = N->getOperand(5);
1253 // If the false case is the current basic block, then this is a self loop.
1254 // We do not want to emit "Loop: ... brcond Out; br Loop", as it adds an
1255 // extra dispatch group to the loop. Instead, invert the condition and
1256 // emit "Loop: ... br!cond Loop; br Out
1257 if (cast<BasicBlockSDNode>(CondFalseBlock)->getBasicBlock() == BB) {
1258 std::swap(CondTrueBlock, CondFalseBlock);
1259 CC = getSetCCInverse(CC,
1260 MVT::isInteger(N->getOperand(2).getValueType()));
1263 unsigned Opc = getBCCForSetCC(CC);
1264 SDOperand CB = CurDAG->getTargetNode(PPC::COND_BRANCH, MVT::Other,
1265 CondCode, getI32Imm(Opc),
1266 CondTrueBlock, CondFalseBlock,
1268 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, CondFalseBlock, CB);
1270 // Iterate to the next basic block
1271 ilist<MachineBasicBlock>::iterator It = BB;
1274 // If the fallthrough path is off the end of the function, which would be
1275 // undefined behavior, set it to be the same as the current block because
1276 // we have nothing better to set it to, and leaving it alone will cause
1277 // the PowerPC Branch Selection pass to crash.
1278 if (It == BB->getParent()->end()) It = Dest;
1279 CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, CondCode,
1280 getI32Imm(getBCCForSetCC(CC)), N->getOperand(4),
1281 CurDAG->getBasicBlock(It), Chain);
1283 return SDOperand(N, 0);
1287 return SelectCode(Op);
1291 /// createPPCISelDag - This pass converts a legalized DAG into a
1292 /// PowerPC-specific DAG, ready for instruction scheduling.
1294 FunctionPass *llvm::createPPCISelDag(TargetMachine &TM) {
1295 return new PPCDAGToDAGISel(TM);