1 //===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines a pattern matching instruction selector for PowerPC,
11 // converting from a legalized dag to a PPC dag.
13 //===----------------------------------------------------------------------===//
15 #define DEBUG_TYPE "ppc-codegen"
17 #include "PPCTargetMachine.h"
18 #include "MCTargetDesc/PPCPredicates.h"
19 #include "llvm/CodeGen/MachineInstrBuilder.h"
20 #include "llvm/CodeGen/MachineFunction.h"
21 #include "llvm/CodeGen/MachineRegisterInfo.h"
22 #include "llvm/CodeGen/SelectionDAG.h"
23 #include "llvm/CodeGen/SelectionDAGISel.h"
24 #include "llvm/Target/TargetOptions.h"
25 #include "llvm/Constants.h"
26 #include "llvm/Function.h"
27 #include "llvm/GlobalValue.h"
28 #include "llvm/Intrinsics.h"
29 #include "llvm/Support/Debug.h"
30 #include "llvm/Support/MathExtras.h"
31 #include "llvm/Support/ErrorHandling.h"
32 #include "llvm/Support/raw_ostream.h"
36 //===--------------------------------------------------------------------===//
37 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
38 /// instructions for SelectionDAG operations.
40 class PPCDAGToDAGISel : public SelectionDAGISel {
41 const PPCTargetMachine &TM;
42 const PPCTargetLowering &PPCLowering;
43 const PPCSubtarget &PPCSubTarget;
44 unsigned GlobalBaseReg;
46 explicit PPCDAGToDAGISel(PPCTargetMachine &tm)
47 : SelectionDAGISel(tm), TM(tm),
48 PPCLowering(*TM.getTargetLowering()),
49 PPCSubTarget(*TM.getSubtargetImpl()) {}
51 virtual bool runOnMachineFunction(MachineFunction &MF) {
52 // Make sure we re-emit a set of the global base reg if necessary
54 SelectionDAGISel::runOnMachineFunction(MF);
60 /// getI32Imm - Return a target constant with the specified value, of type
62 inline SDValue getI32Imm(unsigned Imm) {
63 return CurDAG->getTargetConstant(Imm, MVT::i32);
66 /// getI64Imm - Return a target constant with the specified value, of type
68 inline SDValue getI64Imm(uint64_t Imm) {
69 return CurDAG->getTargetConstant(Imm, MVT::i64);
72 /// getSmallIPtrImm - Return a target constant of pointer type.
73 inline SDValue getSmallIPtrImm(unsigned Imm) {
74 return CurDAG->getTargetConstant(Imm, PPCLowering.getPointerTy());
77 /// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s
78 /// with any number of 0s on either side. The 1s are allowed to wrap from
79 /// LSB to MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs.
80 /// 0x0F0F0000 is not, since all 1s are not contiguous.
81 static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME);
84 /// isRotateAndMask - Returns true if Mask and Shift can be folded into a
85 /// rotate and mask opcode and mask operation.
86 static bool isRotateAndMask(SDNode *N, unsigned Mask, bool isShiftMask,
87 unsigned &SH, unsigned &MB, unsigned &ME);
89 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
90 /// base register. Return the virtual register that holds this value.
91 SDNode *getGlobalBaseReg();
93 // Select - Convert the specified operand from a target-independent to a
94 // target-specific node if it hasn't already been changed.
95 SDNode *Select(SDNode *N);
97 SDNode *SelectBitfieldInsert(SDNode *N);
99 /// SelectCC - Select a comparison of the specified values with the
100 /// specified condition code, returning the CR# of the expression.
101 SDValue SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC, DebugLoc dl);
103 /// SelectAddrImm - Returns true if the address N can be represented by
104 /// a base register plus a signed 16-bit displacement [r+imm].
105 bool SelectAddrImm(SDValue N, SDValue &Disp,
107 return PPCLowering.SelectAddressRegImm(N, Disp, Base, *CurDAG);
110 /// SelectAddrImmOffs - Return true if the operand is valid for a preinc
111 /// immediate field. Because preinc imms have already been validated, just
113 bool SelectAddrImmOffs(SDValue N, SDValue &Out) const {
114 if (isa<ConstantSDNode>(N)) {
122 /// SelectAddrIdxOffs - Return true if the operand is valid for a preinc
123 /// index field. Because preinc imms have already been validated, just
125 bool SelectAddrIdxOffs(SDValue N, SDValue &Out) const {
130 /// SelectAddrIdx - Given the specified addressed, check to see if it can be
131 /// represented as an indexed [r+r] operation. Returns false if it can
132 /// be represented by [r+imm], which are preferred.
133 bool SelectAddrIdx(SDValue N, SDValue &Base, SDValue &Index) {
134 return PPCLowering.SelectAddressRegReg(N, Base, Index, *CurDAG);
137 /// SelectAddrIdxOnly - Given the specified addressed, force it to be
138 /// represented as an indexed [r+r] operation.
139 bool SelectAddrIdxOnly(SDValue N, SDValue &Base, SDValue &Index) {
140 return PPCLowering.SelectAddressRegRegOnly(N, Base, Index, *CurDAG);
143 /// SelectAddrImmShift - Returns true if the address N can be represented by
144 /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable
145 /// for use by STD and friends.
146 bool SelectAddrImmShift(SDValue N, SDValue &Disp, SDValue &Base) {
147 return PPCLowering.SelectAddressRegImmShift(N, Disp, Base, *CurDAG);
150 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
151 /// inline asm expressions. It is always correct to compute the value into
152 /// a register. The case of adding a (possibly relocatable) constant to a
153 /// register can be improved, but it is wrong to substitute Reg+Reg for
154 /// Reg in an asm, because the load or store opcode would have to change.
155 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
157 std::vector<SDValue> &OutOps) {
158 OutOps.push_back(Op);
162 void InsertVRSaveCode(MachineFunction &MF);
164 virtual const char *getPassName() const {
165 return "PowerPC DAG->DAG Pattern Instruction Selection";
168 // Include the pieces autogenerated from the target description.
169 #include "PPCGenDAGISel.inc"
172 SDNode *SelectSETCC(SDNode *N);
176 /// InsertVRSaveCode - Once the entire function has been instruction selected,
177 /// all virtual registers are created and all machine instructions are built,
178 /// check to see if we need to save/restore VRSAVE. If so, do it.
179 void PPCDAGToDAGISel::InsertVRSaveCode(MachineFunction &Fn) {
180 // Check to see if this function uses vector registers, which means we have to
181 // save and restore the VRSAVE register and update it with the regs we use.
183 // In this case, there will be virtual registers of vector type created
184 // by the scheduler. Detect them now.
185 bool HasVectorVReg = false;
186 for (unsigned i = 0, e = RegInfo->getNumVirtRegs(); i != e; ++i) {
187 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
188 if (RegInfo->getRegClass(Reg) == &PPC::VRRCRegClass) {
189 HasVectorVReg = true;
193 if (!HasVectorVReg) return; // nothing to do.
195 // If we have a vector register, we want to emit code into the entry and exit
196 // blocks to save and restore the VRSAVE register. We do this here (instead
197 // of marking all vector instructions as clobbering VRSAVE) for two reasons:
199 // 1. This (trivially) reduces the load on the register allocator, by not
200 // having to represent the live range of the VRSAVE register.
201 // 2. This (more significantly) allows us to create a temporary virtual
202 // register to hold the saved VRSAVE value, allowing this temporary to be
203 // register allocated, instead of forcing it to be spilled to the stack.
205 // Create two vregs - one to hold the VRSAVE register that is live-in to the
206 // function and one for the value after having bits or'd into it.
207 unsigned InVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
208 unsigned UpdatedVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
210 const TargetInstrInfo &TII = *TM.getInstrInfo();
211 MachineBasicBlock &EntryBB = *Fn.begin();
213 // Emit the following code into the entry block:
214 // InVRSAVE = MFVRSAVE
215 // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE
216 // MTVRSAVE UpdatedVRSAVE
217 MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point
218 BuildMI(EntryBB, IP, dl, TII.get(PPC::MFVRSAVE), InVRSAVE);
219 BuildMI(EntryBB, IP, dl, TII.get(PPC::UPDATE_VRSAVE),
220 UpdatedVRSAVE).addReg(InVRSAVE);
221 BuildMI(EntryBB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(UpdatedVRSAVE);
223 // Find all return blocks, outputting a restore in each epilog.
224 for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
225 if (!BB->empty() && BB->back().isReturn()) {
226 IP = BB->end(); --IP;
228 // Skip over all terminator instructions, which are part of the return
230 MachineBasicBlock::iterator I2 = IP;
231 while (I2 != BB->begin() && (--I2)->isTerminator())
234 // Emit: MTVRSAVE InVRSave
235 BuildMI(*BB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(InVRSAVE);
241 /// getGlobalBaseReg - Output the instructions required to put the
242 /// base address to use for accessing globals into a register.
244 SDNode *PPCDAGToDAGISel::getGlobalBaseReg() {
245 if (!GlobalBaseReg) {
246 const TargetInstrInfo &TII = *TM.getInstrInfo();
247 // Insert the set of GlobalBaseReg into the first MBB of the function
248 MachineBasicBlock &FirstMBB = MF->front();
249 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
252 if (PPCLowering.getPointerTy() == MVT::i32) {
253 GlobalBaseReg = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
254 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR));
255 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg);
257 GlobalBaseReg = RegInfo->createVirtualRegister(&PPC::G8RCRegClass);
258 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR8));
259 BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR8), GlobalBaseReg);
262 return CurDAG->getRegister(GlobalBaseReg,
263 PPCLowering.getPointerTy()).getNode();
266 /// isIntS16Immediate - This method tests to see if the node is either a 32-bit
267 /// or 64-bit immediate, and if the value can be accurately represented as a
268 /// sign extension from a 16-bit value. If so, this returns true and the
270 static bool isIntS16Immediate(SDNode *N, short &Imm) {
271 if (N->getOpcode() != ISD::Constant)
274 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
275 if (N->getValueType(0) == MVT::i32)
276 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
278 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
281 static bool isIntS16Immediate(SDValue Op, short &Imm) {
282 return isIntS16Immediate(Op.getNode(), Imm);
286 /// isInt32Immediate - This method tests to see if the node is a 32-bit constant
287 /// operand. If so Imm will receive the 32-bit value.
288 static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
289 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
290 Imm = cast<ConstantSDNode>(N)->getZExtValue();
296 /// isInt64Immediate - This method tests to see if the node is a 64-bit constant
297 /// operand. If so Imm will receive the 64-bit value.
298 static bool isInt64Immediate(SDNode *N, uint64_t &Imm) {
299 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i64) {
300 Imm = cast<ConstantSDNode>(N)->getZExtValue();
306 // isInt32Immediate - This method tests to see if a constant operand.
307 // If so Imm will receive the 32 bit value.
308 static bool isInt32Immediate(SDValue N, unsigned &Imm) {
309 return isInt32Immediate(N.getNode(), Imm);
313 // isOpcWithIntImmediate - This method tests to see if the node is a specific
314 // opcode and that it has a immediate integer right operand.
315 // If so Imm will receive the 32 bit value.
316 static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
317 return N->getOpcode() == Opc
318 && isInt32Immediate(N->getOperand(1).getNode(), Imm);
321 bool PPCDAGToDAGISel::isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
322 if (isShiftedMask_32(Val)) {
323 // look for the first non-zero bit
324 MB = CountLeadingZeros_32(Val);
325 // look for the first zero bit after the run of ones
326 ME = CountLeadingZeros_32((Val - 1) ^ Val);
329 Val = ~Val; // invert mask
330 if (isShiftedMask_32(Val)) {
331 // effectively look for the first zero bit
332 ME = CountLeadingZeros_32(Val) - 1;
333 // effectively look for the first one bit after the run of zeros
334 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
342 bool PPCDAGToDAGISel::isRotateAndMask(SDNode *N, unsigned Mask,
343 bool isShiftMask, unsigned &SH,
344 unsigned &MB, unsigned &ME) {
345 // Don't even go down this path for i64, since different logic will be
346 // necessary for rldicl/rldicr/rldimi.
347 if (N->getValueType(0) != MVT::i32)
351 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
352 unsigned Opcode = N->getOpcode();
353 if (N->getNumOperands() != 2 ||
354 !isInt32Immediate(N->getOperand(1).getNode(), Shift) || (Shift > 31))
357 if (Opcode == ISD::SHL) {
358 // apply shift left to mask if it comes first
359 if (isShiftMask) Mask = Mask << Shift;
360 // determine which bits are made indeterminant by shift
361 Indeterminant = ~(0xFFFFFFFFu << Shift);
362 } else if (Opcode == ISD::SRL) {
363 // apply shift right to mask if it comes first
364 if (isShiftMask) Mask = Mask >> Shift;
365 // determine which bits are made indeterminant by shift
366 Indeterminant = ~(0xFFFFFFFFu >> Shift);
367 // adjust for the left rotate
369 } else if (Opcode == ISD::ROTL) {
375 // if the mask doesn't intersect any Indeterminant bits
376 if (Mask && !(Mask & Indeterminant)) {
378 // make sure the mask is still a mask (wrap arounds may not be)
379 return isRunOfOnes(Mask, MB, ME);
384 /// SelectBitfieldInsert - turn an or of two masked values into
385 /// the rotate left word immediate then mask insert (rlwimi) instruction.
386 SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
387 SDValue Op0 = N->getOperand(0);
388 SDValue Op1 = N->getOperand(1);
389 DebugLoc dl = N->getDebugLoc();
391 APInt LKZ, LKO, RKZ, RKO;
392 CurDAG->ComputeMaskedBits(Op0, LKZ, LKO);
393 CurDAG->ComputeMaskedBits(Op1, RKZ, RKO);
395 unsigned TargetMask = LKZ.getZExtValue();
396 unsigned InsertMask = RKZ.getZExtValue();
398 if ((TargetMask | InsertMask) == 0xFFFFFFFF) {
399 unsigned Op0Opc = Op0.getOpcode();
400 unsigned Op1Opc = Op1.getOpcode();
401 unsigned Value, SH = 0;
402 TargetMask = ~TargetMask;
403 InsertMask = ~InsertMask;
405 // If the LHS has a foldable shift and the RHS does not, then swap it to the
406 // RHS so that we can fold the shift into the insert.
407 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
408 if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
409 Op0.getOperand(0).getOpcode() == ISD::SRL) {
410 if (Op1.getOperand(0).getOpcode() != ISD::SHL &&
411 Op1.getOperand(0).getOpcode() != ISD::SRL) {
413 std::swap(Op0Opc, Op1Opc);
414 std::swap(TargetMask, InsertMask);
417 } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) {
418 if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL &&
419 Op1.getOperand(0).getOpcode() != ISD::SRL) {
421 std::swap(Op0Opc, Op1Opc);
422 std::swap(TargetMask, InsertMask);
427 if (InsertMask && isRunOfOnes(InsertMask, MB, ME)) {
430 if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) &&
431 isInt32Immediate(Op1.getOperand(1), Value)) {
432 Op1 = Op1.getOperand(0);
433 SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value;
435 if (Op1Opc == ISD::AND) {
436 unsigned SHOpc = Op1.getOperand(0).getOpcode();
437 if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) &&
438 isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) {
439 Op1 = Op1.getOperand(0).getOperand(0);
440 SH = (SHOpc == ISD::SHL) ? Value : 32 - Value;
442 Op1 = Op1.getOperand(0);
447 SDValue Ops[] = { Op0, Op1, getI32Imm(SH), getI32Imm(MB),
449 return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5);
455 /// SelectCC - Select a comparison of the specified values with the specified
456 /// condition code, returning the CR# of the expression.
457 SDValue PPCDAGToDAGISel::SelectCC(SDValue LHS, SDValue RHS,
458 ISD::CondCode CC, DebugLoc dl) {
459 // Always select the LHS.
462 if (LHS.getValueType() == MVT::i32) {
464 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
465 if (isInt32Immediate(RHS, Imm)) {
466 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
468 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
469 getI32Imm(Imm & 0xFFFF)), 0);
470 // If this is a 16-bit signed immediate, fold it.
471 if (isInt<16>((int)Imm))
472 return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
473 getI32Imm(Imm & 0xFFFF)), 0);
475 // For non-equality comparisons, the default code would materialize the
476 // constant, then compare against it, like this:
480 // Since we are just comparing for equality, we can emit this instead:
481 // xoris r0,r3,0x1234
482 // cmplwi cr0,r0,0x5678
484 SDValue Xor(CurDAG->getMachineNode(PPC::XORIS, dl, MVT::i32, LHS,
485 getI32Imm(Imm >> 16)), 0);
486 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, Xor,
487 getI32Imm(Imm & 0xFFFF)), 0);
490 } else if (ISD::isUnsignedIntSetCC(CC)) {
491 if (isInt32Immediate(RHS, Imm) && isUInt<16>(Imm))
492 return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS,
493 getI32Imm(Imm & 0xFFFF)), 0);
497 if (isIntS16Immediate(RHS, SImm))
498 return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS,
499 getI32Imm((int)SImm & 0xFFFF)),
503 } else if (LHS.getValueType() == MVT::i64) {
505 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
506 if (isInt64Immediate(RHS.getNode(), Imm)) {
507 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
509 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
510 getI32Imm(Imm & 0xFFFF)), 0);
511 // If this is a 16-bit signed immediate, fold it.
513 return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
514 getI32Imm(Imm & 0xFFFF)), 0);
516 // For non-equality comparisons, the default code would materialize the
517 // constant, then compare against it, like this:
521 // Since we are just comparing for equality, we can emit this instead:
522 // xoris r0,r3,0x1234
523 // cmpldi cr0,r0,0x5678
525 if (isUInt<32>(Imm)) {
526 SDValue Xor(CurDAG->getMachineNode(PPC::XORIS8, dl, MVT::i64, LHS,
527 getI64Imm(Imm >> 16)), 0);
528 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, Xor,
529 getI64Imm(Imm & 0xFFFF)), 0);
533 } else if (ISD::isUnsignedIntSetCC(CC)) {
534 if (isInt64Immediate(RHS.getNode(), Imm) && isUInt<16>(Imm))
535 return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS,
536 getI64Imm(Imm & 0xFFFF)), 0);
540 if (isIntS16Immediate(RHS, SImm))
541 return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS,
542 getI64Imm(SImm & 0xFFFF)),
546 } else if (LHS.getValueType() == MVT::f32) {
549 assert(LHS.getValueType() == MVT::f64 && "Unknown vt!");
552 return SDValue(CurDAG->getMachineNode(Opc, dl, MVT::i32, LHS, RHS), 0);
555 static PPC::Predicate getPredicateForSetCC(ISD::CondCode CC) {
561 llvm_unreachable("Should be lowered by legalize!");
562 default: llvm_unreachable("Unknown condition!");
564 case ISD::SETEQ: return PPC::PRED_EQ;
566 case ISD::SETNE: return PPC::PRED_NE;
568 case ISD::SETLT: return PPC::PRED_LT;
570 case ISD::SETLE: return PPC::PRED_LE;
572 case ISD::SETGT: return PPC::PRED_GT;
574 case ISD::SETGE: return PPC::PRED_GE;
575 case ISD::SETO: return PPC::PRED_NU;
576 case ISD::SETUO: return PPC::PRED_UN;
577 // These two are invalid for floating point. Assume we have int.
578 case ISD::SETULT: return PPC::PRED_LT;
579 case ISD::SETUGT: return PPC::PRED_GT;
583 /// getCRIdxForSetCC - Return the index of the condition register field
584 /// associated with the SetCC condition, and whether or not the field is
585 /// treated as inverted. That is, lt = 0; ge = 0 inverted.
587 /// If this returns with Other != -1, then the returned comparison is an or of
588 /// two simpler comparisons. In this case, Invert is guaranteed to be false.
589 static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool &Invert, int &Other) {
593 default: llvm_unreachable("Unknown condition!");
595 case ISD::SETLT: return 0; // Bit #0 = SETOLT
597 case ISD::SETGT: return 1; // Bit #1 = SETOGT
599 case ISD::SETEQ: return 2; // Bit #2 = SETOEQ
600 case ISD::SETUO: return 3; // Bit #3 = SETUO
602 case ISD::SETGE: Invert = true; return 0; // !Bit #0 = SETUGE
604 case ISD::SETLE: Invert = true; return 1; // !Bit #1 = SETULE
606 case ISD::SETNE: Invert = true; return 2; // !Bit #2 = SETUNE
607 case ISD::SETO: Invert = true; return 3; // !Bit #3 = SETO
612 llvm_unreachable("Invalid branch code: should be expanded by legalize");
613 // These are invalid for floating point. Assume integer.
614 case ISD::SETULT: return 0;
615 case ISD::SETUGT: return 1;
619 SDNode *PPCDAGToDAGISel::SelectSETCC(SDNode *N) {
620 DebugLoc dl = N->getDebugLoc();
622 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
623 EVT PtrVT = CurDAG->getTargetLoweringInfo().getPointerTy();
624 bool isPPC64 = (PtrVT == MVT::i64);
626 if (isInt32Immediate(N->getOperand(1), Imm)) {
627 // We can codegen setcc op, imm very efficiently compared to a brcond.
628 // Check for those cases here.
631 SDValue Op = N->getOperand(0);
635 Op = SDValue(CurDAG->getMachineNode(PPC::CNTLZW, dl, MVT::i32, Op), 0);
636 SDValue Ops[] = { Op, getI32Imm(27), getI32Imm(5), getI32Imm(31) };
637 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
642 SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
643 Op, getI32Imm(~0U)), 0);
644 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
648 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
649 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
653 SDValue(CurDAG->getMachineNode(PPC::NEG, dl, MVT::i32, Op), 0);
654 T = SDValue(CurDAG->getMachineNode(PPC::ANDC, dl, MVT::i32, T, Op), 0);
655 SDValue Ops[] = { T, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
656 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
659 } else if (Imm == ~0U) { // setcc op, -1
660 SDValue Op = N->getOperand(0);
665 Op = SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
666 Op, getI32Imm(1)), 0);
667 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
668 SDValue(CurDAG->getMachineNode(PPC::LI, dl,
674 Op = SDValue(CurDAG->getMachineNode(PPC::NOR, dl, MVT::i32, Op, Op), 0);
675 SDNode *AD = CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
677 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDValue(AD, 0),
681 SDValue AD = SDValue(CurDAG->getMachineNode(PPC::ADDI, dl, MVT::i32, Op,
683 SDValue AN = SDValue(CurDAG->getMachineNode(PPC::AND, dl, MVT::i32, AD,
685 SDValue Ops[] = { AN, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
686 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
689 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
690 Op = SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4),
692 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op,
701 unsigned Idx = getCRIdxForSetCC(CC, Inv, OtherCondIdx);
702 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl);
705 // Force the ccreg into CR7.
706 SDValue CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
708 SDValue InFlag(0, 0); // Null incoming flag value.
709 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, CR7Reg, CCReg,
712 if (PPCSubTarget.hasMFOCRF() && OtherCondIdx == -1)
713 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, CR7Reg,
716 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFCRpseud, dl, MVT::i32,
719 SDValue Ops[] = { IntCR, getI32Imm((32-(3-Idx)) & 31),
720 getI32Imm(31), getI32Imm(31) };
721 if (OtherCondIdx == -1 && !Inv)
722 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
724 // Get the specified bit.
726 SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0);
728 assert(OtherCondIdx == -1 && "Can't have split plus negation");
729 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
732 // Otherwise, we have to turn an operation like SETONE -> SETOLT | SETOGT.
733 // We already got the bit for the first part of the comparison (e.g. SETULE).
735 // Get the other bit of the comparison.
736 Ops[1] = getI32Imm((32-(3-OtherCondIdx)) & 31);
738 SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0);
740 return CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Tmp, OtherCond);
744 // Select - Convert the specified operand from a target-independent to a
745 // target-specific node if it hasn't already been changed.
746 SDNode *PPCDAGToDAGISel::Select(SDNode *N) {
747 DebugLoc dl = N->getDebugLoc();
748 if (N->isMachineOpcode())
749 return NULL; // Already selected.
751 switch (N->getOpcode()) {
754 case ISD::Constant: {
755 if (N->getValueType(0) == MVT::i64) {
757 int64_t Imm = cast<ConstantSDNode>(N)->getZExtValue();
758 // Assume no remaining bits.
759 unsigned Remainder = 0;
760 // Assume no shift required.
763 // If it can't be represented as a 32 bit value.
764 if (!isInt<32>(Imm)) {
765 Shift = CountTrailingZeros_64(Imm);
766 int64_t ImmSh = static_cast<uint64_t>(Imm) >> Shift;
768 // If the shifted value fits 32 bits.
769 if (isInt<32>(ImmSh)) {
770 // Go with the shifted value.
773 // Still stuck with a 64 bit value.
780 // Intermediate operand.
783 // Handle first 32 bits.
784 unsigned Lo = Imm & 0xFFFF;
785 unsigned Hi = (Imm >> 16) & 0xFFFF;
788 if (isInt<16>(Imm)) {
790 Result = CurDAG->getMachineNode(PPC::LI8, dl, MVT::i64, getI32Imm(Lo));
792 // Handle the Hi bits.
793 unsigned OpC = Hi ? PPC::LIS8 : PPC::LI8;
794 Result = CurDAG->getMachineNode(OpC, dl, MVT::i64, getI32Imm(Hi));
796 Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
797 SDValue(Result, 0), getI32Imm(Lo));
800 Result = CurDAG->getMachineNode(PPC::LIS8, dl, MVT::i64, getI32Imm(Hi));
803 // If no shift, we're done.
804 if (!Shift) return Result;
806 // Shift for next step if the upper 32-bits were not zero.
808 Result = CurDAG->getMachineNode(PPC::RLDICR, dl, MVT::i64,
811 getI32Imm(63 - Shift));
814 // Add in the last bits as required.
815 if ((Hi = (Remainder >> 16) & 0xFFFF)) {
816 Result = CurDAG->getMachineNode(PPC::ORIS8, dl, MVT::i64,
817 SDValue(Result, 0), getI32Imm(Hi));
819 if ((Lo = Remainder & 0xFFFF)) {
820 Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64,
821 SDValue(Result, 0), getI32Imm(Lo));
830 return SelectSETCC(N);
831 case PPCISD::GlobalBaseReg:
832 return getGlobalBaseReg();
834 case ISD::FrameIndex: {
835 int FI = cast<FrameIndexSDNode>(N)->getIndex();
836 SDValue TFI = CurDAG->getTargetFrameIndex(FI, N->getValueType(0));
837 unsigned Opc = N->getValueType(0) == MVT::i32 ? PPC::ADDI : PPC::ADDI8;
839 return CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), TFI,
841 return CurDAG->getMachineNode(Opc, dl, N->getValueType(0), TFI,
846 SDValue InFlag = N->getOperand(1);
847 // Use MFOCRF if supported.
848 if (PPCSubTarget.hasMFOCRF())
849 return CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32,
850 N->getOperand(0), InFlag);
852 return CurDAG->getMachineNode(PPC::MFCRpseud, dl, MVT::i32,
853 N->getOperand(0), InFlag);
857 // FIXME: since this depends on the setting of the carry flag from the srawi
858 // we should really be making notes about that for the scheduler.
859 // FIXME: It sure would be nice if we could cheaply recognize the
860 // srl/add/sra pattern the dag combiner will generate for this as
861 // sra/addze rather than having to handle sdiv ourselves. oh well.
863 if (isInt32Immediate(N->getOperand(1), Imm)) {
864 SDValue N0 = N->getOperand(0);
865 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
867 CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Glue,
868 N0, getI32Imm(Log2_32(Imm)));
869 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
870 SDValue(Op, 0), SDValue(Op, 1));
871 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
873 CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Glue,
874 N0, getI32Imm(Log2_32(-Imm)));
876 SDValue(CurDAG->getMachineNode(PPC::ADDZE, dl, MVT::i32,
877 SDValue(Op, 0), SDValue(Op, 1)),
879 return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
883 // Other cases are autogenerated.
888 // Handle preincrement loads.
889 LoadSDNode *LD = cast<LoadSDNode>(N);
890 EVT LoadedVT = LD->getMemoryVT();
892 // Normal loads are handled by code generated from the .td file.
893 if (LD->getAddressingMode() != ISD::PRE_INC)
896 SDValue Offset = LD->getOffset();
897 if (isa<ConstantSDNode>(Offset) ||
898 Offset.getOpcode() == ISD::TargetGlobalAddress) {
901 bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
902 if (LD->getValueType(0) != MVT::i64) {
903 // Handle PPC32 integer and normal FP loads.
904 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
905 switch (LoadedVT.getSimpleVT().SimpleTy) {
906 default: llvm_unreachable("Invalid PPC load type!");
907 case MVT::f64: Opcode = PPC::LFDU; break;
908 case MVT::f32: Opcode = PPC::LFSU; break;
909 case MVT::i32: Opcode = PPC::LWZU; break;
910 case MVT::i16: Opcode = isSExt ? PPC::LHAU : PPC::LHZU; break;
912 case MVT::i8: Opcode = PPC::LBZU; break;
915 assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
916 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
917 switch (LoadedVT.getSimpleVT().SimpleTy) {
918 default: llvm_unreachable("Invalid PPC load type!");
919 case MVT::i64: Opcode = PPC::LDU; break;
920 case MVT::i32: Opcode = PPC::LWZU8; break;
921 case MVT::i16: Opcode = isSExt ? PPC::LHAU8 : PPC::LHZU8; break;
923 case MVT::i8: Opcode = PPC::LBZU8; break;
927 SDValue Chain = LD->getChain();
928 SDValue Base = LD->getBasePtr();
929 SDValue Ops[] = { Offset, Base, Chain };
930 return CurDAG->getMachineNode(Opcode, dl, LD->getValueType(0),
931 PPCLowering.getPointerTy(),
935 bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
936 if (LD->getValueType(0) != MVT::i64) {
937 // Handle PPC32 integer and normal FP loads.
938 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
939 switch (LoadedVT.getSimpleVT().SimpleTy) {
940 default: llvm_unreachable("Invalid PPC load type!");
941 case MVT::f64: Opcode = PPC::LFDUX; break;
942 case MVT::f32: Opcode = PPC::LFSUX; break;
943 case MVT::i32: Opcode = PPC::LWZUX; break;
944 case MVT::i16: Opcode = isSExt ? PPC::LHAUX : PPC::LHZUX; break;
946 case MVT::i8: Opcode = PPC::LBZUX; break;
949 assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
950 assert((!isSExt || LoadedVT == MVT::i16 || LoadedVT == MVT::i32) &&
951 "Invalid sext update load");
952 switch (LoadedVT.getSimpleVT().SimpleTy) {
953 default: llvm_unreachable("Invalid PPC load type!");
954 case MVT::i64: Opcode = PPC::LDUX; break;
955 case MVT::i32: Opcode = isSExt ? PPC::LWAUX : PPC::LWZUX8; break;
956 case MVT::i16: Opcode = isSExt ? PPC::LHAUX8 : PPC::LHZUX8; break;
958 case MVT::i8: Opcode = PPC::LBZUX8; break;
962 SDValue Chain = LD->getChain();
963 SDValue Base = LD->getBasePtr();
964 SDValue Ops[] = { Offset, Base, Chain };
965 return CurDAG->getMachineNode(Opcode, dl, LD->getValueType(0),
966 PPCLowering.getPointerTy(),
972 unsigned Imm, Imm2, SH, MB, ME;
974 // If this is an and of a value rotated between 0 and 31 bits and then and'd
975 // with a mask, emit rlwinm
976 if (isInt32Immediate(N->getOperand(1), Imm) &&
977 isRotateAndMask(N->getOperand(0).getNode(), Imm, false, SH, MB, ME)) {
978 SDValue Val = N->getOperand(0).getOperand(0);
979 SDValue Ops[] = { Val, getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
980 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
982 // If this is just a masked value where the input is not handled above, and
983 // is not a rotate-left (handled by a pattern in the .td file), emit rlwinm
984 if (isInt32Immediate(N->getOperand(1), Imm) &&
985 isRunOfOnes(Imm, MB, ME) &&
986 N->getOperand(0).getOpcode() != ISD::ROTL) {
987 SDValue Val = N->getOperand(0);
988 SDValue Ops[] = { Val, getI32Imm(0), getI32Imm(MB), getI32Imm(ME) };
989 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
991 // AND X, 0 -> 0, not "rlwinm 32".
992 if (isInt32Immediate(N->getOperand(1), Imm) && (Imm == 0)) {
993 ReplaceUses(SDValue(N, 0), N->getOperand(1));
996 // ISD::OR doesn't get all the bitfield insertion fun.
997 // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert
998 if (isInt32Immediate(N->getOperand(1), Imm) &&
999 N->getOperand(0).getOpcode() == ISD::OR &&
1000 isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) {
1003 if (isRunOfOnes(Imm, MB, ME)) {
1004 SDValue Ops[] = { N->getOperand(0).getOperand(0),
1005 N->getOperand(0).getOperand(1),
1006 getI32Imm(0), getI32Imm(MB),getI32Imm(ME) };
1007 return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5);
1011 // Other cases are autogenerated.
1015 if (N->getValueType(0) == MVT::i32)
1016 if (SDNode *I = SelectBitfieldInsert(N))
1019 // Other cases are autogenerated.
1022 unsigned Imm, SH, MB, ME;
1023 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
1024 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
1025 SDValue Ops[] = { N->getOperand(0).getOperand(0),
1026 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
1027 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
1030 // Other cases are autogenerated.
1034 unsigned Imm, SH, MB, ME;
1035 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
1036 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
1037 SDValue Ops[] = { N->getOperand(0).getOperand(0),
1038 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
1039 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
1042 // Other cases are autogenerated.
1045 case ISD::SELECT_CC: {
1046 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1047 EVT PtrVT = CurDAG->getTargetLoweringInfo().getPointerTy();
1048 bool isPPC64 = (PtrVT == MVT::i64);
1050 // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1052 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1053 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1054 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1055 if (N1C->isNullValue() && N3C->isNullValue() &&
1056 N2C->getZExtValue() == 1ULL && CC == ISD::SETNE &&
1057 // FIXME: Implement this optzn for PPC64.
1058 N->getValueType(0) == MVT::i32) {
1060 CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Glue,
1061 N->getOperand(0), getI32Imm(~0U));
1062 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32,
1063 SDValue(Tmp, 0), N->getOperand(0),
1067 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl);
1068 unsigned BROpc = getPredicateForSetCC(CC);
1070 unsigned SelectCCOp;
1071 if (N->getValueType(0) == MVT::i32)
1072 SelectCCOp = PPC::SELECT_CC_I4;
1073 else if (N->getValueType(0) == MVT::i64)
1074 SelectCCOp = PPC::SELECT_CC_I8;
1075 else if (N->getValueType(0) == MVT::f32)
1076 SelectCCOp = PPC::SELECT_CC_F4;
1077 else if (N->getValueType(0) == MVT::f64)
1078 SelectCCOp = PPC::SELECT_CC_F8;
1080 SelectCCOp = PPC::SELECT_CC_VRRC;
1082 SDValue Ops[] = { CCReg, N->getOperand(2), N->getOperand(3),
1084 return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), Ops, 4);
1086 case PPCISD::COND_BRANCH: {
1087 // Op #0 is the Chain.
1088 // Op #1 is the PPC::PRED_* number.
1090 // Op #3 is the Dest MBB
1091 // Op #4 is the Flag.
1092 // Prevent PPC::PRED_* from being selected into LI.
1094 getI32Imm(cast<ConstantSDNode>(N->getOperand(1))->getZExtValue());
1095 SDValue Ops[] = { Pred, N->getOperand(2), N->getOperand(3),
1096 N->getOperand(0), N->getOperand(4) };
1097 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 5);
1100 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
1101 SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC, dl);
1102 SDValue Ops[] = { getI32Imm(getPredicateForSetCC(CC)), CondCode,
1103 N->getOperand(4), N->getOperand(0) };
1104 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 4);
1107 // FIXME: Should custom lower this.
1108 SDValue Chain = N->getOperand(0);
1109 SDValue Target = N->getOperand(1);
1110 unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8;
1111 unsigned Reg = Target.getValueType() == MVT::i32 ? PPC::BCTR : PPC::BCTR8;
1112 Chain = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, Target,
1114 return CurDAG->SelectNodeTo(N, Reg, MVT::Other, Chain);
1118 return SelectCode(N);
1123 /// createPPCISelDag - This pass converts a legalized DAG into a
1124 /// PowerPC-specific DAG, ready for instruction scheduling.
1126 FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) {
1127 return new PPCDAGToDAGISel(TM);