1 //===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
3 // The LLVM Compiler Infrastructure
5 // This file was developed by Chris Lattner and is distributed under
6 // the University of Illinois Open Source License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines a pattern matching instruction selector for PowerPC,
11 // converting from a legalized dag to a PPC dag.
13 //===----------------------------------------------------------------------===//
16 #include "PPCTargetMachine.h"
17 #include "PPCISelLowering.h"
18 #include "llvm/CodeGen/MachineInstrBuilder.h"
19 #include "llvm/CodeGen/MachineFunction.h"
20 #include "llvm/CodeGen/SSARegMap.h"
21 #include "llvm/CodeGen/SelectionDAG.h"
22 #include "llvm/CodeGen/SelectionDAGISel.h"
23 #include "llvm/Target/TargetOptions.h"
24 #include "llvm/ADT/Statistic.h"
25 #include "llvm/Constants.h"
26 #include "llvm/GlobalValue.h"
27 #include "llvm/Support/Debug.h"
28 #include "llvm/Support/MathExtras.h"
32 Statistic<> FusedFP ("ppc-codegen", "Number of fused fp operations");
33 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
35 //===--------------------------------------------------------------------===//
36 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
37 /// instructions for SelectionDAG operations.
39 class PPCDAGToDAGISel : public SelectionDAGISel {
40 PPCTargetLowering PPCLowering;
41 unsigned GlobalBaseReg;
43 PPCDAGToDAGISel(TargetMachine &TM)
44 : SelectionDAGISel(PPCLowering), PPCLowering(TM) {}
46 virtual bool runOnFunction(Function &Fn) {
47 // Make sure we re-emit a set of the global base reg if necessary
49 return SelectionDAGISel::runOnFunction(Fn);
52 /// getI32Imm - Return a target constant with the specified value, of type
54 inline SDOperand getI32Imm(unsigned Imm) {
55 return CurDAG->getTargetConstant(Imm, MVT::i32);
58 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
59 /// base register. Return the virtual register that holds this value.
60 SDOperand getGlobalBaseReg();
62 // Select - Convert the specified operand from a target-independent to a
63 // target-specific node if it hasn't already been changed.
64 SDOperand Select(SDOperand Op);
66 SDNode *SelectBitfieldInsert(SDNode *N);
68 /// SelectCC - Select a comparison of the specified values with the
69 /// specified condition code, returning the CR# of the expression.
70 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
72 /// SelectAddr - Given the specified address, return the two operands for a
73 /// load/store instruction, and return true if it should be an indexed [r+r]
75 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
77 /// SelectAddrIndexed - Given the specified addressed, force it to be
78 /// represented as an indexed [r+r] operation, rather than possibly
79 /// returning [r+imm] as SelectAddr may.
80 void SelectAddrIndexed(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
82 SDOperand BuildSDIVSequence(SDNode *N);
83 SDOperand BuildUDIVSequence(SDNode *N);
85 /// InstructionSelectBasicBlock - This callback is invoked by
86 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
87 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
89 virtual const char *getPassName() const {
90 return "PowerPC DAG->DAG Pattern Instruction Selection";
93 // Include the pieces autogenerated from the target description.
94 #include "PPCGenDAGISel.inc"
97 SDOperand SelectDYNAMIC_STACKALLOC(SDOperand Op);
98 SDOperand SelectADD_PARTS(SDOperand Op);
99 SDOperand SelectSUB_PARTS(SDOperand Op);
100 SDOperand SelectSETCC(SDOperand Op);
101 SDOperand SelectCALL(SDOperand Op);
105 /// InstructionSelectBasicBlock - This callback is invoked by
106 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
107 void PPCDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
110 // The selection process is inherently a bottom-up recursive process (users
111 // select their uses before themselves). Given infinite stack space, we
112 // could just start selecting on the root and traverse the whole graph. In
113 // practice however, this causes us to run out of stack space on large basic
114 // blocks. To avoid this problem, select the entry node, then all its uses,
115 // iteratively instead of recursively.
116 std::vector<SDOperand> Worklist;
117 Worklist.push_back(DAG.getEntryNode());
119 // Note that we can do this in the PPC target (scanning forward across token
120 // chain edges) because no nodes ever get folded across these edges. On a
121 // target like X86 which supports load/modify/store operations, this would
122 // have to be more careful.
123 while (!Worklist.empty()) {
124 SDOperand Node = Worklist.back();
127 // Chose from the least deep of the top two nodes.
128 if (!Worklist.empty() &&
129 Worklist.back().Val->getNodeDepth() < Node.Val->getNodeDepth())
130 std::swap(Worklist.back(), Node);
132 if ((Node.Val->getOpcode() >= ISD::BUILTIN_OP_END &&
133 Node.Val->getOpcode() < PPCISD::FIRST_NUMBER) ||
134 CodeGenMap.count(Node)) continue;
136 for (SDNode::use_iterator UI = Node.Val->use_begin(),
137 E = Node.Val->use_end(); UI != E; ++UI) {
138 // Scan the values. If this use has a value that is a token chain, add it
141 for (unsigned i = 0, e = User->getNumValues(); i != e; ++i)
142 if (User->getValueType(i) == MVT::Other) {
143 Worklist.push_back(SDOperand(User, i));
148 // Finally, legalize this node.
152 // Select target instructions for the DAG.
153 DAG.setRoot(Select(DAG.getRoot()));
155 DAG.RemoveDeadNodes();
157 // Emit machine code to BB.
158 ScheduleAndEmitDAG(DAG);
161 /// getGlobalBaseReg - Output the instructions required to put the
162 /// base address to use for accessing globals into a register.
164 SDOperand PPCDAGToDAGISel::getGlobalBaseReg() {
165 if (!GlobalBaseReg) {
166 // Insert the set of GlobalBaseReg into the first MBB of the function
167 MachineBasicBlock &FirstMBB = BB->getParent()->front();
168 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
169 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
170 // FIXME: when we get to LP64, we will need to create the appropriate
171 // type of register here.
172 GlobalBaseReg = RegMap->createVirtualRegister(PPC::GPRCRegisterClass);
173 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
174 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
176 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
180 // isIntImmediate - This method tests to see if a constant operand.
181 // If so Imm will receive the 32 bit value.
182 static bool isIntImmediate(SDNode *N, unsigned& Imm) {
183 if (N->getOpcode() == ISD::Constant) {
184 Imm = cast<ConstantSDNode>(N)->getValue();
190 // isOprShiftImm - Returns true if the specified operand is a shift opcode with
191 // a immediate shift count less than 32.
192 static bool isOprShiftImm(SDNode *N, unsigned& Opc, unsigned& SH) {
193 Opc = N->getOpcode();
194 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
195 isIntImmediate(N->getOperand(1).Val, SH) && SH < 32;
198 // isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
199 // any number of 0s on either side. The 1s are allowed to wrap from LSB to
200 // MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
201 // not, since all 1s are not contiguous.
202 static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
203 if (isShiftedMask_32(Val)) {
204 // look for the first non-zero bit
205 MB = CountLeadingZeros_32(Val);
206 // look for the first zero bit after the run of ones
207 ME = CountLeadingZeros_32((Val - 1) ^ Val);
210 Val = ~Val; // invert mask
211 if (isShiftedMask_32(Val)) {
212 // effectively look for the first zero bit
213 ME = CountLeadingZeros_32(Val) - 1;
214 // effectively look for the first one bit after the run of zeros
215 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
223 // isRotateAndMask - Returns true if Mask and Shift can be folded into a rotate
224 // and mask opcode and mask operation.
225 static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
226 unsigned &SH, unsigned &MB, unsigned &ME) {
227 // Don't even go down this path for i64, since different logic will be
228 // necessary for rldicl/rldicr/rldimi.
229 if (N->getValueType(0) != MVT::i32)
233 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
234 unsigned Opcode = N->getOpcode();
235 if (N->getNumOperands() != 2 ||
236 !isIntImmediate(N->getOperand(1).Val, Shift) || (Shift > 31))
239 if (Opcode == ISD::SHL) {
240 // apply shift left to mask if it comes first
241 if (IsShiftMask) Mask = Mask << Shift;
242 // determine which bits are made indeterminant by shift
243 Indeterminant = ~(0xFFFFFFFFu << Shift);
244 } else if (Opcode == ISD::SRL) {
245 // apply shift right to mask if it comes first
246 if (IsShiftMask) Mask = Mask >> Shift;
247 // determine which bits are made indeterminant by shift
248 Indeterminant = ~(0xFFFFFFFFu >> Shift);
249 // adjust for the left rotate
255 // if the mask doesn't intersect any Indeterminant bits
256 if (Mask && !(Mask & Indeterminant)) {
258 // make sure the mask is still a mask (wrap arounds may not be)
259 return isRunOfOnes(Mask, MB, ME);
264 // isOpcWithIntImmediate - This method tests to see if the node is a specific
265 // opcode and that it has a immediate integer right operand.
266 // If so Imm will receive the 32 bit value.
267 static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
268 return N->getOpcode() == Opc && isIntImmediate(N->getOperand(1).Val, Imm);
271 // isOprNot - Returns true if the specified operand is an xor with immediate -1.
272 static bool isOprNot(SDNode *N) {
274 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
277 // Immediate constant composers.
278 // Lo16 - grabs the lo 16 bits from a 32 bit constant.
279 // Hi16 - grabs the hi 16 bits from a 32 bit constant.
280 // HA16 - computes the hi bits required if the lo bits are add/subtracted in
282 static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
283 static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
284 static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
286 // isIntImmediate - This method tests to see if a constant operand.
287 // If so Imm will receive the 32 bit value.
288 static bool isIntImmediate(SDOperand N, unsigned& Imm) {
289 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
290 Imm = (unsigned)CN->getSignExtended();
296 /// SelectBitfieldInsert - turn an or of two masked values into
297 /// the rotate left word immediate then mask insert (rlwimi) instruction.
298 /// Returns true on success, false if the caller still needs to select OR.
300 /// Patterns matched:
301 /// 1. or shl, and 5. or and, and
302 /// 2. or and, shl 6. or shl, shr
303 /// 3. or shr, and 7. or shr, shl
305 SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
306 bool IsRotate = false;
307 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, SH = 0;
310 SDOperand Op0 = N->getOperand(0);
311 SDOperand Op1 = N->getOperand(1);
313 unsigned Op0Opc = Op0.getOpcode();
314 unsigned Op1Opc = Op1.getOpcode();
316 // Verify that we have the correct opcodes
317 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
319 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
322 // Generate Mask value for Target
323 if (isIntImmediate(Op0.getOperand(1), Value)) {
325 case ISD::SHL: TgtMask <<= Value; break;
326 case ISD::SRL: TgtMask >>= Value; break;
327 case ISD::AND: TgtMask &= Value; break;
333 // Generate Mask value for Insert
334 if (!isIntImmediate(Op1.getOperand(1), Value))
341 if (Op0Opc == ISD::SRL) IsRotate = true;
347 if (Op0Opc == ISD::SHL) IsRotate = true;
354 // If both of the inputs are ANDs and one of them has a logical shift by
355 // constant as its input, make that AND the inserted value so that we can
356 // combine the shift into the rotate part of the rlwimi instruction
357 bool IsAndWithShiftOp = false;
358 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
359 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
360 Op1.getOperand(0).getOpcode() == ISD::SRL) {
361 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
362 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
363 IsAndWithShiftOp = true;
365 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
366 Op0.getOperand(0).getOpcode() == ISD::SRL) {
367 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
369 std::swap(TgtMask, InsMask);
370 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
371 IsAndWithShiftOp = true;
376 // Verify that the Target mask and Insert mask together form a full word mask
377 // and that the Insert mask is a run of set bits (which implies both are runs
378 // of set bits). Given that, Select the arguments and generate the rlwimi
381 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
382 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
383 bool Op0IsAND = Op0Opc == ISD::AND;
384 // Check for rotlwi / rotrwi here, a special case of bitfield insert
385 // where both bitfield halves are sourced from the same value.
386 if (IsRotate && fullMask &&
387 N->getOperand(0).getOperand(0) == N->getOperand(1).getOperand(0)) {
388 Op0 = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32,
389 Select(N->getOperand(0).getOperand(0)),
390 getI32Imm(SH), getI32Imm(0), getI32Imm(31));
393 SDOperand Tmp1 = (Op0IsAND && fullMask) ? Select(Op0.getOperand(0))
395 SDOperand Tmp2 = IsAndWithShiftOp ? Select(Op1.getOperand(0).getOperand(0))
396 : Select(Op1.getOperand(0));
397 Op0 = CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
398 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
404 /// SelectAddr - Given the specified address, return the two operands for a
405 /// load/store instruction, and return true if it should be an indexed [r+r]
407 bool PPCDAGToDAGISel::SelectAddr(SDOperand Addr, SDOperand &Op1,
410 if (Addr.getOpcode() == ISD::ADD) {
411 if (isIntImmediate(Addr.getOperand(1), imm) && isInt16(imm)) {
412 Op1 = getI32Imm(Lo16(imm));
413 if (FrameIndexSDNode *FI =
414 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
416 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
418 Op2 = Select(Addr.getOperand(0));
421 } else if (Addr.getOperand(1).getOpcode() == PPCISD::Lo) {
422 // Match LOAD (ADD (X, Lo(G))).
423 assert(!cast<ConstantSDNode>(Addr.getOperand(1).getOperand(1))->getValue()
424 && "Cannot handle constant offsets yet!");
425 Op1 = Addr.getOperand(1).getOperand(0); // The global address.
426 assert(Op1.getOpcode() == ISD::TargetGlobalAddress);
427 Op2 = Select(Addr.getOperand(0));
428 return false; // [&g+r]
430 Op1 = Select(Addr.getOperand(0));
431 Op2 = Select(Addr.getOperand(1));
432 return true; // [r+r]
436 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Addr)) {
438 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
440 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Addr)) {
443 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),Op1);
445 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
453 /// SelectAddrIndexed - Given the specified addressed, force it to be
454 /// represented as an indexed [r+r] operation, rather than possibly
455 /// returning [r+imm] as SelectAddr may.
456 void PPCDAGToDAGISel::SelectAddrIndexed(SDOperand Addr, SDOperand &Op1,
458 if (Addr.getOpcode() == ISD::ADD) {
459 Op1 = Select(Addr.getOperand(0));
460 Op2 = Select(Addr.getOperand(1));
464 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Addr)) {
465 Op1 = CurDAG->getTargetNode(PPC::LI, MVT::i32, getI32Imm(0));
466 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
469 Op1 = CurDAG->getTargetNode(PPC::LI, MVT::i32, getI32Imm(0));
473 /// SelectCC - Select a comparison of the specified values with the specified
474 /// condition code, returning the CR# of the expression.
475 SDOperand PPCDAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
477 // Always select the LHS.
480 // Use U to determine whether the SETCC immediate range is signed or not.
481 if (MVT::isInteger(LHS.getValueType())) {
482 bool U = ISD::isUnsignedIntSetCC(CC);
484 if (isIntImmediate(RHS, Imm) &&
485 ((U && isUInt16(Imm)) || (!U && isInt16(Imm))))
486 return CurDAG->getTargetNode(U ? PPC::CMPLWI : PPC::CMPWI, MVT::i32,
487 LHS, getI32Imm(Lo16(Imm)));
488 return CurDAG->getTargetNode(U ? PPC::CMPLW : PPC::CMPW, MVT::i32,
490 } else if (LHS.getValueType() == MVT::f32) {
491 return CurDAG->getTargetNode(PPC::FCMPUS, MVT::i32, LHS, Select(RHS));
493 return CurDAG->getTargetNode(PPC::FCMPUD, MVT::i32, LHS, Select(RHS));
497 /// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
499 static unsigned getBCCForSetCC(ISD::CondCode CC) {
501 default: assert(0 && "Unknown condition!"); abort();
502 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
503 case ISD::SETEQ: return PPC::BEQ;
504 case ISD::SETONE: // FIXME: This is incorrect see PR642.
505 case ISD::SETNE: return PPC::BNE;
506 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
508 case ISD::SETLT: return PPC::BLT;
509 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
511 case ISD::SETLE: return PPC::BLE;
512 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
514 case ISD::SETGT: return PPC::BGT;
515 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
517 case ISD::SETGE: return PPC::BGE;
519 case ISD::SETO: return PPC::BUN;
520 case ISD::SETUO: return PPC::BNU;
525 /// getCRIdxForSetCC - Return the index of the condition register field
526 /// associated with the SetCC condition, and whether or not the field is
527 /// treated as inverted. That is, lt = 0; ge = 0 inverted.
528 static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
530 default: assert(0 && "Unknown condition!"); abort();
531 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
533 case ISD::SETLT: Inv = false; return 0;
534 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
536 case ISD::SETGE: Inv = true; return 0;
537 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
539 case ISD::SETGT: Inv = false; return 1;
540 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
542 case ISD::SETLE: Inv = true; return 1;
543 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
544 case ISD::SETEQ: Inv = false; return 2;
545 case ISD::SETONE: // FIXME: This is incorrect see PR642.
546 case ISD::SETNE: Inv = true; return 2;
547 case ISD::SETO: Inv = true; return 3;
548 case ISD::SETUO: Inv = false; return 3;
553 SDOperand PPCDAGToDAGISel::SelectDYNAMIC_STACKALLOC(SDOperand Op) {
556 // FIXME: We are currently ignoring the requested alignment for handling
557 // greater than the stack alignment. This will need to be revisited at some
558 // point. Align = N.getOperand(2);
559 if (!isa<ConstantSDNode>(N->getOperand(2)) ||
560 cast<ConstantSDNode>(N->getOperand(2))->getValue() != 0) {
561 std::cerr << "Cannot allocate stack object with greater alignment than"
562 << " the stack alignment yet!";
565 SDOperand Chain = Select(N->getOperand(0));
566 SDOperand Amt = Select(N->getOperand(1));
568 SDOperand R1Reg = CurDAG->getRegister(PPC::R1, MVT::i32);
570 SDOperand R1Val = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
571 Chain = R1Val.getValue(1);
573 // Subtract the amount (guaranteed to be a multiple of the stack alignment)
574 // from the stack pointer, giving us the result pointer.
575 SDOperand Result = CurDAG->getTargetNode(PPC::SUBF, MVT::i32, Amt, R1Val);
577 // Copy this result back into R1.
578 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R1Reg, Result);
580 // Copy this result back out of R1 to make sure we're not using the stack
581 // space without decrementing the stack pointer.
582 Result = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
584 // Finally, replace the DYNAMIC_STACKALLOC with the copyfromreg.
585 CodeGenMap[Op.getValue(0)] = Result;
586 CodeGenMap[Op.getValue(1)] = Result.getValue(1);
587 return SDOperand(Result.Val, Op.ResNo);
590 SDOperand PPCDAGToDAGISel::SelectADD_PARTS(SDOperand Op) {
592 SDOperand LHSL = Select(N->getOperand(0));
593 SDOperand LHSH = Select(N->getOperand(1));
596 bool ME = false, ZE = false;
597 if (isIntImmediate(N->getOperand(3), Imm)) {
598 ME = (signed)Imm == -1;
602 std::vector<SDOperand> Result;
603 SDOperand CarryFromLo;
604 if (isIntImmediate(N->getOperand(2), Imm) &&
605 ((signed)Imm >= -32768 || (signed)Imm < 32768)) {
606 // Codegen the low 32 bits of the add. Interestingly, there is no
607 // shifted form of add immediate carrying.
608 CarryFromLo = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
609 LHSL, getI32Imm(Imm));
611 CarryFromLo = CurDAG->getTargetNode(PPC::ADDC, MVT::i32, MVT::Flag,
612 LHSL, Select(N->getOperand(2)));
614 CarryFromLo = CarryFromLo.getValue(1);
616 // Codegen the high 32 bits, adding zero, minus one, or the full value
617 // along with the carry flag produced by addc/addic.
620 ResultHi = CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, LHSH, CarryFromLo);
622 ResultHi = CurDAG->getTargetNode(PPC::ADDME, MVT::i32, LHSH, CarryFromLo);
624 ResultHi = CurDAG->getTargetNode(PPC::ADDE, MVT::i32, LHSH,
625 Select(N->getOperand(3)), CarryFromLo);
626 Result.push_back(CarryFromLo.getValue(0));
627 Result.push_back(ResultHi);
629 CodeGenMap[Op.getValue(0)] = Result[0];
630 CodeGenMap[Op.getValue(1)] = Result[1];
631 return Result[Op.ResNo];
633 SDOperand PPCDAGToDAGISel::SelectSUB_PARTS(SDOperand Op) {
635 SDOperand LHSL = Select(N->getOperand(0));
636 SDOperand LHSH = Select(N->getOperand(1));
637 SDOperand RHSL = Select(N->getOperand(2));
638 SDOperand RHSH = Select(N->getOperand(3));
640 std::vector<SDOperand> Result;
641 Result.push_back(CurDAG->getTargetNode(PPC::SUBFC, MVT::i32, MVT::Flag,
643 Result.push_back(CurDAG->getTargetNode(PPC::SUBFE, MVT::i32, RHSH, LHSH,
644 Result[0].getValue(1)));
645 CodeGenMap[Op.getValue(0)] = Result[0];
646 CodeGenMap[Op.getValue(1)] = Result[1];
647 return Result[Op.ResNo];
650 SDOperand PPCDAGToDAGISel::SelectSETCC(SDOperand Op) {
653 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
654 if (isIntImmediate(N->getOperand(1), Imm)) {
655 // We can codegen setcc op, imm very efficiently compared to a brcond.
656 // Check for those cases here.
659 SDOperand Op = Select(N->getOperand(0));
663 Op = CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op);
664 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
665 getI32Imm(5), getI32Imm(31));
667 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
669 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
673 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
674 getI32Imm(31), getI32Imm(31));
676 SDOperand T = CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op);
677 T = CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op);;
678 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
679 getI32Imm(31), getI32Imm(31));
682 } else if (Imm == ~0U) { // setcc op, -1
683 SDOperand Op = Select(N->getOperand(0));
687 Op = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
689 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
690 CurDAG->getTargetNode(PPC::LI, MVT::i32,
694 Op = CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op);
695 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
697 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
701 SDOperand AD = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
703 SDOperand AN = CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, Op);
704 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
705 getI32Imm(31), getI32Imm(31));
708 Op = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
709 getI32Imm(31), getI32Imm(31));
710 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
716 unsigned Idx = getCRIdxForSetCC(CC, Inv);
717 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
720 // Force the ccreg into CR7.
721 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
723 SDOperand InFlag; // Null incoming flag value.
724 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), CR7Reg, CCReg, InFlag);
726 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
727 IntCR = CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, CCReg);
729 IntCR = CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg);
732 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
733 getI32Imm((32-(3-Idx)) & 31),
734 getI32Imm(31), getI32Imm(31));
737 CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
738 getI32Imm((32-(3-Idx)) & 31),
739 getI32Imm(31),getI32Imm(31));
740 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
744 /// isCallCompatibleAddress - Return true if the specified 32-bit value is
745 /// representable in the immediate field of a Bx instruction.
746 static bool isCallCompatibleAddress(ConstantSDNode *C) {
747 int Addr = C->getValue();
748 if (Addr & 3) return false; // Low 2 bits are implicitly zero.
749 return (Addr << 6 >> 6) == Addr; // Top 6 bits have to be sext of immediate.
752 SDOperand PPCDAGToDAGISel::SelectCALL(SDOperand Op) {
754 SDOperand Chain = Select(N->getOperand(0));
757 std::vector<SDOperand> CallOperands;
759 if (GlobalAddressSDNode *GASD =
760 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
761 CallOpcode = PPC::BL;
762 CallOperands.push_back(N->getOperand(1));
763 } else if (ExternalSymbolSDNode *ESSDN =
764 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
765 CallOpcode = PPC::BL;
766 CallOperands.push_back(N->getOperand(1));
767 } else if (isa<ConstantSDNode>(N->getOperand(1)) &&
768 isCallCompatibleAddress(cast<ConstantSDNode>(N->getOperand(1)))) {
769 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(1));
770 CallOpcode = PPC::BLA;
771 CallOperands.push_back(getI32Imm((int)C->getValue() >> 2));
773 // Copy the callee address into the CTR register.
774 SDOperand Callee = Select(N->getOperand(1));
775 Chain = CurDAG->getTargetNode(PPC::MTCTR, MVT::Other, Callee, Chain);
777 // Copy the callee address into R12 on darwin.
778 SDOperand R12 = CurDAG->getRegister(PPC::R12, MVT::i32);
779 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R12, Callee);
781 CallOperands.push_back(R12);
782 CallOpcode = PPC::BCTRL;
785 unsigned GPR_idx = 0, FPR_idx = 0;
786 static const unsigned GPR[] = {
787 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
788 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
790 static const unsigned FPR[] = {
791 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
792 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
795 SDOperand InFlag; // Null incoming flag value.
797 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i) {
798 unsigned DestReg = 0;
799 MVT::ValueType RegTy = N->getOperand(i).getValueType();
800 if (RegTy == MVT::i32) {
801 assert(GPR_idx < 8 && "Too many int args");
802 DestReg = GPR[GPR_idx++];
804 assert(MVT::isFloatingPoint(N->getOperand(i).getValueType()) &&
805 "Unpromoted integer arg?");
806 assert(FPR_idx < 13 && "Too many fp args");
807 DestReg = FPR[FPR_idx++];
810 if (N->getOperand(i).getOpcode() != ISD::UNDEF) {
811 SDOperand Val = Select(N->getOperand(i));
812 Chain = CurDAG->getCopyToReg(Chain, DestReg, Val, InFlag);
813 InFlag = Chain.getValue(1);
814 CallOperands.push_back(CurDAG->getRegister(DestReg, RegTy));
818 // Finally, once everything is in registers to pass to the call, emit the
821 CallOperands.push_back(InFlag); // Strong dep on register copies.
823 CallOperands.push_back(Chain); // Weak dep on whatever occurs before
824 Chain = CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
827 std::vector<SDOperand> CallResults;
829 // If the call has results, copy the values out of the ret val registers.
830 switch (N->getValueType(0)) {
831 default: assert(0 && "Unexpected ret value!");
832 case MVT::Other: break;
834 if (N->getValueType(1) == MVT::i32) {
835 Chain = CurDAG->getCopyFromReg(Chain, PPC::R4, MVT::i32,
836 Chain.getValue(1)).getValue(1);
837 CallResults.push_back(Chain.getValue(0));
838 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
839 Chain.getValue(2)).getValue(1);
840 CallResults.push_back(Chain.getValue(0));
842 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
843 Chain.getValue(1)).getValue(1);
844 CallResults.push_back(Chain.getValue(0));
849 Chain = CurDAG->getCopyFromReg(Chain, PPC::F1, N->getValueType(0),
850 Chain.getValue(1)).getValue(1);
851 CallResults.push_back(Chain.getValue(0));
855 CallResults.push_back(Chain);
856 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
857 CodeGenMap[Op.getValue(i)] = CallResults[i];
858 return CallResults[Op.ResNo];
861 // Select - Convert the specified operand from a target-independent to a
862 // target-specific node if it hasn't already been changed.
863 SDOperand PPCDAGToDAGISel::Select(SDOperand Op) {
865 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
866 N->getOpcode() < PPCISD::FIRST_NUMBER)
867 return Op; // Already selected.
869 // If this has already been converted, use it.
870 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(Op);
871 if (CGMI != CodeGenMap.end()) return CGMI->second;
873 switch (N->getOpcode()) {
875 case ISD::DYNAMIC_STACKALLOC: return SelectDYNAMIC_STACKALLOC(Op);
876 case ISD::ADD_PARTS: return SelectADD_PARTS(Op);
877 case ISD::SUB_PARTS: return SelectSUB_PARTS(Op);
878 case ISD::SETCC: return SelectSETCC(Op);
879 case ISD::CALL: return SelectCALL(Op);
880 case ISD::TAILCALL: return SelectCALL(Op);
881 case PPCISD::GlobalBaseReg: return getGlobalBaseReg();
883 case ISD::FrameIndex: {
884 int FI = cast<FrameIndexSDNode>(N)->getIndex();
886 return CurDAG->SelectNodeTo(N, PPC::ADDI, MVT::i32,
887 CurDAG->getTargetFrameIndex(FI, MVT::i32),
889 return CurDAG->getTargetNode(PPC::ADDI, MVT::i32,
890 CurDAG->getTargetFrameIndex(FI, MVT::i32),
893 case ISD::ConstantPool: {
894 Constant *C = cast<ConstantPoolSDNode>(N)->get();
895 SDOperand Tmp, CPI = CurDAG->getTargetConstantPool(C, MVT::i32);
897 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),CPI);
899 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, CPI);
901 return CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, CPI);
902 return CurDAG->getTargetNode(PPC::LA, MVT::i32, Tmp, CPI);
905 MVT::ValueType Ty = N->getValueType(0);
906 if (!NoExcessFPPrecision) { // Match FMA ops
907 if (N->getOperand(0).getOpcode() == ISD::FMUL &&
908 N->getOperand(0).Val->hasOneUse()) {
909 ++FusedFP; // Statistic
910 return CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD :PPC::FMADDS,
911 Ty, Select(N->getOperand(0).getOperand(0)),
912 Select(N->getOperand(0).getOperand(1)),
913 Select(N->getOperand(1)));
914 } else if (N->getOperand(1).getOpcode() == ISD::FMUL &&
915 N->getOperand(1).hasOneUse()) {
916 ++FusedFP; // Statistic
917 return CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD :PPC::FMADDS,
918 Ty, Select(N->getOperand(1).getOperand(0)),
919 Select(N->getOperand(1).getOperand(1)),
920 Select(N->getOperand(0)));
924 // Other cases are autogenerated.
928 MVT::ValueType Ty = N->getValueType(0);
930 if (!NoExcessFPPrecision) { // Match FMA ops
931 if (N->getOperand(0).getOpcode() == ISD::FMUL &&
932 N->getOperand(0).Val->hasOneUse()) {
933 ++FusedFP; // Statistic
934 return CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMSUB:PPC::FMSUBS,
935 Ty, Select(N->getOperand(0).getOperand(0)),
936 Select(N->getOperand(0).getOperand(1)),
937 Select(N->getOperand(1)));
938 } else if (N->getOperand(1).getOpcode() == ISD::FMUL &&
939 N->getOperand(1).Val->hasOneUse()) {
940 ++FusedFP; // Statistic
941 return CurDAG->SelectNodeTo(N, Ty == MVT::f64 ?PPC::FNMSUB:PPC::FNMSUBS,
942 Ty, Select(N->getOperand(1).getOperand(0)),
943 Select(N->getOperand(1).getOperand(1)),
944 Select(N->getOperand(0)));
948 // Other cases are autogenerated.
952 // FIXME: since this depends on the setting of the carry flag from the srawi
953 // we should really be making notes about that for the scheduler.
954 // FIXME: It sure would be nice if we could cheaply recognize the
955 // srl/add/sra pattern the dag combiner will generate for this as
956 // sra/addze rather than having to handle sdiv ourselves. oh well.
958 if (isIntImmediate(N->getOperand(1), Imm)) {
959 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
961 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
962 Select(N->getOperand(0)),
963 getI32Imm(Log2_32(Imm)));
964 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
965 Op.getValue(0), Op.getValue(1));
966 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
968 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
969 Select(N->getOperand(0)),
970 getI32Imm(Log2_32(-Imm)));
972 CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, Op.getValue(0),
974 return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
978 // Other cases are autogenerated.
983 // If this is an and of a value rotated between 0 and 31 bits and then and'd
984 // with a mask, emit rlwinm
985 if (isIntImmediate(N->getOperand(1), Imm) && (isShiftedMask_32(Imm) ||
986 isShiftedMask_32(~Imm))) {
989 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
990 Val = Select(N->getOperand(0).getOperand(0));
991 } else if (Imm == 0) {
992 // AND X, 0 -> 0, not "rlwinm 32".
993 return Select(N->getOperand(1));
995 Val = Select(N->getOperand(0));
996 isRunOfOnes(Imm, MB, ME);
999 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val, getI32Imm(SH),
1000 getI32Imm(MB), getI32Imm(ME));
1003 // Other cases are autogenerated.
1007 if (SDNode *I = SelectBitfieldInsert(N))
1008 return CodeGenMap[Op] = SDOperand(I, 0);
1010 // Other cases are autogenerated.
1013 unsigned Imm, SH, MB, ME;
1014 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1015 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
1016 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
1017 Select(N->getOperand(0).getOperand(0)),
1018 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1021 // Other cases are autogenerated.
1025 unsigned Imm, SH, MB, ME;
1026 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1027 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
1028 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
1029 Select(N->getOperand(0).getOperand(0)),
1030 getI32Imm(SH & 0x1F), getI32Imm(MB),
1034 // Other cases are autogenerated.
1038 SDOperand Val = Select(N->getOperand(0));
1039 MVT::ValueType Ty = N->getValueType(0);
1040 if (N->getOperand(0).Val->hasOneUse()) {
1042 switch (Val.isTargetOpcode() ? Val.getTargetOpcode() : 0) {
1043 default: Opc = 0; break;
1044 case PPC::FABSS: Opc = PPC::FNABSS; break;
1045 case PPC::FABSD: Opc = PPC::FNABSD; break;
1046 case PPC::FMADD: Opc = PPC::FNMADD; break;
1047 case PPC::FMADDS: Opc = PPC::FNMADDS; break;
1048 case PPC::FMSUB: Opc = PPC::FNMSUB; break;
1049 case PPC::FMSUBS: Opc = PPC::FNMSUBS; break;
1051 // If we inverted the opcode, then emit the new instruction with the
1052 // inverted opcode and the original instruction's operands. Otherwise,
1053 // fall through and generate a fneg instruction.
1055 if (Opc == PPC::FNABSS || Opc == PPC::FNABSD)
1056 return CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0));
1058 return CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0),
1059 Val.getOperand(1), Val.getOperand(2));
1063 return CurDAG->SelectNodeTo(N, PPC::FNEGS, MVT::f32, Val);
1065 return CurDAG->SelectNodeTo(N, PPC::FNEGD, MVT::f64, Val);
1070 case ISD::SEXTLOAD: {
1072 // If this is a vector load, then force this to be indexed addressing, since
1073 // altivec does not have immediate offsets for loads.
1075 if (N->getOpcode() == ISD::LOAD && MVT::isVector(N->getValueType(0))) {
1076 SelectAddrIndexed(N->getOperand(1), Op1, Op2);
1078 isIdx = SelectAddr(N->getOperand(1), Op1, Op2);
1080 MVT::ValueType TypeBeingLoaded = (N->getOpcode() == ISD::LOAD) ?
1081 N->getValueType(0) : cast<VTSDNode>(N->getOperand(3))->getVT();
1084 switch (TypeBeingLoaded) {
1085 default: N->dump(); assert(0 && "Cannot load this type!");
1087 case MVT::i8: Opc = isIdx ? PPC::LBZX : PPC::LBZ; break;
1089 if (N->getOpcode() == ISD::SEXTLOAD) { // SEXT load?
1090 Opc = isIdx ? PPC::LHAX : PPC::LHA;
1092 Opc = isIdx ? PPC::LHZX : PPC::LHZ;
1095 case MVT::i32: Opc = isIdx ? PPC::LWZX : PPC::LWZ; break;
1096 case MVT::f32: Opc = isIdx ? PPC::LFSX : PPC::LFS; break;
1097 case MVT::f64: Opc = isIdx ? PPC::LFDX : PPC::LFD; break;
1098 case MVT::v4f32: Opc = PPC::LVX; break;
1101 // If this is an f32 -> f64 load, emit the f32 load, then use an 'extending
1103 if (TypeBeingLoaded != MVT::f32 || N->getOpcode() == ISD::LOAD) {
1104 return CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
1105 Op1, Op2, Select(N->getOperand(0))).
1108 std::vector<SDOperand> Ops;
1111 Ops.push_back(Select(N->getOperand(0)));
1112 SDOperand Res = CurDAG->getTargetNode(Opc, MVT::f32, MVT::Other, Ops);
1113 SDOperand Ext = CurDAG->getTargetNode(PPC::FMRSD, MVT::f64, Res);
1114 CodeGenMap[Op.getValue(0)] = Ext;
1115 CodeGenMap[Op.getValue(1)] = Res.getValue(1);
1117 return Res.getValue(1);
1122 case ISD::TRUNCSTORE:
1124 SDOperand AddrOp1, AddrOp2;
1125 // If this is a vector store, then force this to be indexed addressing,
1126 // since altivec does not have immediate offsets for stores.
1128 if (N->getOpcode() == ISD::STORE &&
1129 MVT::isVector(N->getOperand(1).getValueType())) {
1130 SelectAddrIndexed(N->getOperand(2), AddrOp1, AddrOp2);
1132 isIdx = SelectAddr(N->getOperand(2), AddrOp1, AddrOp2);
1136 if (N->getOpcode() == ISD::STORE) {
1137 switch (N->getOperand(1).getValueType()) {
1138 default: assert(0 && "unknown Type in store");
1139 case MVT::i32: Opc = isIdx ? PPC::STWX : PPC::STW; break;
1140 case MVT::f64: Opc = isIdx ? PPC::STFDX : PPC::STFD; break;
1141 case MVT::f32: Opc = isIdx ? PPC::STFSX : PPC::STFS; break;
1142 case MVT::v4f32: Opc = PPC::STVX;
1144 } else { //ISD::TRUNCSTORE
1145 switch(cast<VTSDNode>(N->getOperand(4))->getVT()) {
1146 default: assert(0 && "unknown Type in store");
1147 case MVT::i8: Opc = isIdx ? PPC::STBX : PPC::STB; break;
1148 case MVT::i16: Opc = isIdx ? PPC::STHX : PPC::STH; break;
1152 return CurDAG->SelectNodeTo(N, Opc, MVT::Other, Select(N->getOperand(1)),
1153 AddrOp1, AddrOp2, Select(N->getOperand(0)));
1156 case ISD::SELECT_CC: {
1157 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1159 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1160 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1161 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1162 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1163 if (N1C->isNullValue() && N3C->isNullValue() &&
1164 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
1165 SDOperand LHS = Select(N->getOperand(0));
1167 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1168 LHS, getI32Imm(~0U));
1169 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, Tmp, LHS,
1173 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
1174 unsigned BROpc = getBCCForSetCC(CC);
1176 bool isFP = MVT::isFloatingPoint(N->getValueType(0));
1177 unsigned SelectCCOp;
1178 if (MVT::isInteger(N->getValueType(0)))
1179 SelectCCOp = PPC::SELECT_CC_Int;
1180 else if (N->getValueType(0) == MVT::f32)
1181 SelectCCOp = PPC::SELECT_CC_F4;
1183 SelectCCOp = PPC::SELECT_CC_F8;
1184 return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg,
1185 Select(N->getOperand(2)),
1186 Select(N->getOperand(3)),
1190 case ISD::CALLSEQ_START:
1191 case ISD::CALLSEQ_END: {
1192 unsigned Amt = cast<ConstantSDNode>(N->getOperand(1))->getValue();
1193 unsigned Opc = N->getOpcode() == ISD::CALLSEQ_START ?
1194 PPC::ADJCALLSTACKDOWN : PPC::ADJCALLSTACKUP;
1195 return CurDAG->SelectNodeTo(N, Opc, MVT::Other,
1196 getI32Imm(Amt), Select(N->getOperand(0)));
1199 SDOperand Chain = Select(N->getOperand(0)); // Token chain.
1201 if (N->getNumOperands() == 2) {
1202 SDOperand Val = Select(N->getOperand(1));
1203 if (N->getOperand(1).getValueType() == MVT::i32) {
1204 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Val);
1206 assert(MVT::isFloatingPoint(N->getOperand(1).getValueType()));
1207 Chain = CurDAG->getCopyToReg(Chain, PPC::F1, Val);
1209 } else if (N->getNumOperands() > 1) {
1210 assert(N->getOperand(1).getValueType() == MVT::i32 &&
1211 N->getOperand(2).getValueType() == MVT::i32 &&
1212 N->getNumOperands() == 3 && "Unknown two-register ret value!");
1213 Chain = CurDAG->getCopyToReg(Chain, PPC::R4, Select(N->getOperand(1)));
1214 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Select(N->getOperand(2)));
1217 // Finally, select this to a blr (return) instruction.
1218 return CurDAG->SelectNodeTo(N, PPC::BLR, MVT::Other, Chain);
1221 return CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(1),
1222 Select(N->getOperand(0)));
1224 case ISD::BRTWOWAY_CC: {
1225 SDOperand Chain = Select(N->getOperand(0));
1226 MachineBasicBlock *Dest =
1227 cast<BasicBlockSDNode>(N->getOperand(4))->getBasicBlock();
1228 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
1229 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
1231 // If this is a two way branch, then grab the fallthrough basic block
1232 // argument and build a PowerPC branch pseudo-op, suitable for long branch
1233 // conversion if necessary by the branch selection pass. Otherwise, emit a
1234 // standard conditional branch.
1235 if (N->getOpcode() == ISD::BRTWOWAY_CC) {
1236 SDOperand CondTrueBlock = N->getOperand(4);
1237 SDOperand CondFalseBlock = N->getOperand(5);
1239 // If the false case is the current basic block, then this is a self loop.
1240 // We do not want to emit "Loop: ... brcond Out; br Loop", as it adds an
1241 // extra dispatch group to the loop. Instead, invert the condition and
1242 // emit "Loop: ... br!cond Loop; br Out
1243 if (cast<BasicBlockSDNode>(CondFalseBlock)->getBasicBlock() == BB) {
1244 std::swap(CondTrueBlock, CondFalseBlock);
1245 CC = getSetCCInverse(CC,
1246 MVT::isInteger(N->getOperand(2).getValueType()));
1249 unsigned Opc = getBCCForSetCC(CC);
1250 SDOperand CB = CurDAG->getTargetNode(PPC::COND_BRANCH, MVT::Other,
1251 CondCode, getI32Imm(Opc),
1252 CondTrueBlock, CondFalseBlock,
1254 return CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, CondFalseBlock, CB);
1256 // Iterate to the next basic block
1257 ilist<MachineBasicBlock>::iterator It = BB;
1260 // If the fallthrough path is off the end of the function, which would be
1261 // undefined behavior, set it to be the same as the current block because
1262 // we have nothing better to set it to, and leaving it alone will cause
1263 // the PowerPC Branch Selection pass to crash.
1264 if (It == BB->getParent()->end()) It = Dest;
1265 return CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, CondCode,
1266 getI32Imm(getBCCForSetCC(CC)),
1267 N->getOperand(4), CurDAG->getBasicBlock(It),
1273 return SelectCode(Op);
1277 /// createPPCISelDag - This pass converts a legalized DAG into a
1278 /// PowerPC-specific DAG, ready for instruction scheduling.
1280 FunctionPass *llvm::createPPCISelDag(TargetMachine &TM) {
1281 return new PPCDAGToDAGISel(TM);