1 //===-- PowerPCSubtarget.cpp - PPC Subtarget Information ------------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file implements the PPC specific subclass of TargetSubtargetInfo.
12 //===----------------------------------------------------------------------===//
14 #include "PPCSubtarget.h"
16 #include "PPCRegisterInfo.h"
17 #include "llvm/IR/GlobalValue.h"
18 #include "llvm/Support/Host.h"
19 #include "llvm/Support/TargetRegistry.h"
20 #include "llvm/Target/TargetMachine.h"
23 #define GET_SUBTARGETINFO_TARGET_DESC
24 #define GET_SUBTARGETINFO_CTOR
25 #include "PPCGenSubtargetInfo.inc"
29 PPCSubtarget::PPCSubtarget(const std::string &TT, const std::string &CPU,
30 const std::string &FS, bool is64Bit)
31 : PPCGenSubtargetInfo(TT, CPU, FS)
33 , DarwinDirective(PPC::DIR_NONE)
35 , Has64BitSupport(false)
43 , HasLazyResolverStubs(false)
44 , IsJITCodeModel(false)
47 // Determine default and user specified characteristics
48 std::string CPUName = CPU;
51 #if (defined(__APPLE__) || defined(__linux__)) && \
52 (defined(__ppc__) || defined(__powerpc__))
53 if (CPUName == "generic")
54 CPUName = sys::getHostCPUName();
57 // Initialize scheduling itinerary for the specified CPU.
58 InstrItins = getInstrItineraryForCPU(CPUName);
60 // Make sure 64-bit features are available when CPUname is generic
61 std::string FullFS = FS;
63 // If we are generating code for ppc64, verify that options make sense.
65 Has64BitSupport = true;
66 // Silently force 64-bit register use on ppc64.
69 FullFS = "+64bit," + FullFS;
74 // Parse features string.
75 ParseSubtargetFeatures(CPUName, FullFS);
77 // If the user requested use of 64-bit regs, but the cpu selected doesn't
78 // support it, ignore.
79 if (use64BitRegs() && !has64BitSupport())
82 // Set up darwin-specific properties.
84 HasLazyResolverStubs = true;
87 /// SetJITMode - This is called to inform the subtarget info that we are
88 /// producing code for the JIT.
89 void PPCSubtarget::SetJITMode() {
90 // JIT mode doesn't want lazy resolver stubs, it knows exactly where
91 // everything is. This matters for PPC64, which codegens in PIC mode without
93 HasLazyResolverStubs = false;
95 // Calls to external functions need to use indirect calls
96 IsJITCodeModel = true;
100 /// hasLazyResolverStub - Return true if accesses to the specified global have
101 /// to go through a dyld lazy resolution stub. This means that an extra load
102 /// is required to get the address of the global.
103 bool PPCSubtarget::hasLazyResolverStub(const GlobalValue *GV,
104 const TargetMachine &TM) const {
105 // We never have stubs if HasLazyResolverStubs=false or if in static mode.
106 if (!HasLazyResolverStubs || TM.getRelocationModel() == Reloc::Static)
108 // If symbol visibility is hidden, the extra load is not needed if
109 // the symbol is definitely defined in the current translation unit.
110 bool isDecl = GV->isDeclaration() && !GV->isMaterializable();
111 if (GV->hasHiddenVisibility() && !isDecl && !GV->hasCommonLinkage())
113 return GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
114 GV->hasCommonLinkage() || isDecl;
117 bool PPCSubtarget::enablePostRAScheduler(
118 CodeGenOpt::Level OptLevel,
119 TargetSubtargetInfo::AntiDepBreakMode& Mode,
120 RegClassVector& CriticalPathRCs) const {
121 // FIXME: It would be best to use TargetSubtargetInfo::ANTIDEP_ALL here,
122 // but we can't because we can't reassign the cr registers. There is a
123 // dependence between the cr register and the RLWINM instruction used
124 // to extract its value which the anti-dependency breaker can't currently
125 // see. Maybe we should make a late-expanded pseudo to encode this dependency.
126 // (the relevant code is in PPCDAGToDAGISel::SelectSETCC)
128 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
130 CriticalPathRCs.clear();
133 CriticalPathRCs.push_back(&PPC::G8RCRegClass);
135 CriticalPathRCs.push_back(&PPC::GPRCRegClass);
137 CriticalPathRCs.push_back(&PPC::F8RCRegClass);
138 CriticalPathRCs.push_back(&PPC::VRRCRegClass);
140 return OptLevel >= CodeGenOpt::Default;