1 //===-- PPCSubtarget.h - Define Subtarget for the PPC ----------*- C++ -*--===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file declares the PowerPC specific subclass of TargetSubtargetInfo.
12 //===----------------------------------------------------------------------===//
14 #ifndef LLVM_LIB_TARGET_POWERPC_PPCSUBTARGET_H
15 #define LLVM_LIB_TARGET_POWERPC_PPCSUBTARGET_H
17 #include "PPCFrameLowering.h"
18 #include "PPCISelLowering.h"
19 #include "PPCInstrInfo.h"
20 #include "PPCSelectionDAGInfo.h"
21 #include "llvm/ADT/Triple.h"
22 #include "llvm/IR/DataLayout.h"
23 #include "llvm/MC/MCInstrItineraries.h"
24 #include "llvm/Target/TargetSubtargetInfo.h"
27 #define GET_SUBTARGETINFO_HEADER
28 #include "PPCGenSubtargetInfo.inc"
30 // GCC #defines PPC on Linux but we use it as our namespace name
37 // -m directive values.
66 class PPCSubtarget : public PPCGenSubtargetInfo {
68 /// TargetTriple - What processor and OS we're targeting.
71 // Calculates type size & alignment
74 /// stackAlignment - The minimum alignment known to hold of the stack frame on
75 /// entry to the function and which must be maintained by every function.
76 unsigned StackAlignment;
78 /// Selected instruction itineraries (one entry per itinerary class.)
79 InstrItineraryData InstrItins;
81 /// Which cpu directive was used.
82 unsigned DarwinDirective;
84 /// Used by the ISel to turn in optimizations for POWER4-derived architectures
97 bool HasFRE, HasFRES, HasFRSQRTE, HasFRSQRTES;
114 bool HasLazyResolverStubs;
123 PPCFrameLowering FrameLowering;
124 PPCInstrInfo InstrInfo;
125 PPCTargetLowering TLInfo;
126 PPCSelectionDAGInfo TSInfo;
129 /// This constructor initializes the data members to match that
130 /// of the specified triple.
132 PPCSubtarget(const std::string &TT, const std::string &CPU,
133 const std::string &FS, const PPCTargetMachine &TM);
135 /// ParseSubtargetFeatures - Parses features string setting specified
136 /// subtarget options. Definition of function is auto generated by tblgen.
137 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
139 /// getStackAlignment - Returns the minimum alignment known to hold of the
140 /// stack frame on entry to the function and which must be maintained by every
141 /// function for this subtarget.
142 unsigned getStackAlignment() const { return StackAlignment; }
144 /// getDarwinDirective - Returns the -m directive specified for the cpu.
146 unsigned getDarwinDirective() const { return DarwinDirective; }
148 /// getInstrItins - Return the instruction itineraries based on subtarget
150 const InstrItineraryData *getInstrItineraryData() const override {
154 const PPCFrameLowering *getFrameLowering() const override {
155 return &FrameLowering;
157 const DataLayout *getDataLayout() const override { return &DL; }
158 const PPCInstrInfo *getInstrInfo() const override { return &InstrInfo; }
159 const PPCTargetLowering *getTargetLowering() const override {
162 const PPCSelectionDAGInfo *getSelectionDAGInfo() const override {
165 const PPCRegisterInfo *getRegisterInfo() const override {
166 return &getInstrInfo()->getRegisterInfo();
169 /// initializeSubtargetDependencies - Initializes using a CPU and feature string
170 /// so that we can use initializer lists for subtarget initialization.
171 PPCSubtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
174 void initializeEnvironment();
175 void initSubtargetFeatures(StringRef CPU, StringRef FS);
178 /// isPPC64 - Return true if we are generating code for 64-bit pointer mode.
180 bool isPPC64() const { return IsPPC64; }
182 /// has64BitSupport - Return true if the selected CPU supports 64-bit
183 /// instructions, regardless of whether we are in 32-bit or 64-bit mode.
184 bool has64BitSupport() const { return Has64BitSupport; }
186 /// use64BitRegs - Return true if in 64-bit mode or if we should use 64-bit
187 /// registers in 32-bit mode when possible. This can only true if
188 /// has64BitSupport() returns true.
189 bool use64BitRegs() const { return Use64BitRegs; }
191 /// useCRBits - Return true if we should store and manipulate i1 values in
192 /// the individual condition register bits.
193 bool useCRBits() const { return UseCRBits; }
195 /// hasLazyResolverStub - Return true if accesses to the specified global have
196 /// to go through a dyld lazy resolution stub. This means that an extra load
197 /// is required to get the address of the global.
198 bool hasLazyResolverStub(const GlobalValue *GV,
199 const TargetMachine &TM) const;
201 // isLittleEndian - True if generating little-endian code
202 bool isLittleEndian() const { return IsLittleEndian; }
204 // Specific obvious features.
205 bool hasFCPSGN() const { return HasFCPSGN; }
206 bool hasFSQRT() const { return HasFSQRT; }
207 bool hasFRE() const { return HasFRE; }
208 bool hasFRES() const { return HasFRES; }
209 bool hasFRSQRTE() const { return HasFRSQRTE; }
210 bool hasFRSQRTES() const { return HasFRSQRTES; }
211 bool hasRecipPrec() const { return HasRecipPrec; }
212 bool hasSTFIWX() const { return HasSTFIWX; }
213 bool hasLFIWAX() const { return HasLFIWAX; }
214 bool hasFPRND() const { return HasFPRND; }
215 bool hasFPCVT() const { return HasFPCVT; }
216 bool hasAltivec() const { return HasAltivec; }
217 bool hasSPE() const { return HasSPE; }
218 bool hasQPX() const { return HasQPX; }
219 bool hasVSX() const { return HasVSX; }
220 bool hasP8Vector() const { return HasP8Vector; }
221 bool hasMFOCRF() const { return HasMFOCRF; }
222 bool hasISEL() const { return HasISEL; }
223 bool hasPOPCNTD() const { return HasPOPCNTD; }
224 bool hasCMPB() const { return HasCMPB; }
225 bool hasLDBRX() const { return HasLDBRX; }
226 bool isBookE() const { return IsBookE; }
227 bool hasOnlyMSYNC() const { return HasOnlyMSYNC; }
228 bool isPPC4xx() const { return IsPPC4xx; }
229 bool isPPC6xx() const { return IsPPC6xx; }
230 bool isE500() const { return IsE500; }
231 bool isDeprecatedMFTB() const { return DeprecatedMFTB; }
232 bool isDeprecatedDST() const { return DeprecatedDST; }
234 const Triple &getTargetTriple() const { return TargetTriple; }
236 /// isDarwin - True if this is any darwin platform.
237 bool isDarwin() const { return TargetTriple.isMacOSX(); }
238 /// isBGQ - True if this is a BG/Q platform.
239 bool isBGQ() const { return TargetTriple.getVendor() == Triple::BGQ; }
241 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
242 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
244 bool isDarwinABI() const { return isDarwin(); }
245 bool isSVR4ABI() const { return !isDarwin(); }
246 bool isELFv2ABI() const { return TargetABI == PPC_ABI_ELFv2; }
248 bool enableEarlyIfConversion() const override { return hasISEL(); }
250 // Scheduling customization.
251 bool enableMachineScheduler() const override;
252 // This overrides the PostRAScheduler bit in the SchedModel for each CPU.
253 bool enablePostMachineScheduler() const override;
254 AntiDepBreakMode getAntiDepBreakMode() const override;
255 void getCriticalPathRCs(RegClassVector &CriticalPathRCs) const override;
257 void overrideSchedPolicy(MachineSchedPolicy &Policy,
260 unsigned NumRegionInstrs) const override;
261 bool useAA() const override;
263 bool enableSubRegLiveness() const override;
265 } // End llvm namespace