1 //===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
11 /// \brief Interface definition of the TargetLowering class that is common
14 //===----------------------------------------------------------------------===//
16 #ifndef AMDGPUISELLOWERING_H
17 #define AMDGPUISELLOWERING_H
19 #include "llvm/Target/TargetLowering.h"
23 class AMDGPUMachineFunction;
24 class AMDGPUSubtarget;
25 class MachineRegisterInfo;
27 class AMDGPUTargetLowering : public TargetLowering {
29 const AMDGPUSubtarget *Subtarget;
32 SDValue LowerConstantInitializer(const Constant* Init, const GlobalValue *GV,
33 const SDValue &InitPtr,
35 SelectionDAG &DAG) const;
36 SDValue LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const;
37 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
38 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
39 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
40 /// \brief Lower vector stores by merging the vector elements into an integer
41 /// of the same bitwidth.
42 SDValue MergeVectorStore(const SDValue &Op, SelectionDAG &DAG) const;
43 /// \brief Split a vector store into multiple scalar stores.
44 /// \returns The resulting chain.
46 SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const;
47 SDValue LowerSDIV24(SDValue Op, SelectionDAG &DAG) const;
48 SDValue LowerSDIV32(SDValue Op, SelectionDAG &DAG) const;
49 SDValue LowerSDIV64(SDValue Op, SelectionDAG &DAG) const;
50 SDValue LowerSREM(SDValue Op, SelectionDAG &DAG) const;
51 SDValue LowerSREM32(SDValue Op, SelectionDAG &DAG) const;
52 SDValue LowerSREM64(SDValue Op, SelectionDAG &DAG) const;
53 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
54 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
55 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
56 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
57 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
58 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
60 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
62 SDValue ExpandSIGN_EXTEND_INREG(SDValue Op,
64 SelectionDAG &DAG) const;
65 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
67 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
68 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
71 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
72 static EVT getEquivalentLoadRegType(LLVMContext &Context, EVT VT);
74 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
77 /// \returns a RegisterSDNode representing Reg.
78 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
79 const TargetRegisterClass *RC,
80 unsigned Reg, EVT VT) const;
81 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
82 SelectionDAG &DAG) const;
83 /// \brief Split a vector load into multiple scalar loads.
84 SDValue SplitVectorLoad(const SDValue &Op, SelectionDAG &DAG) const;
85 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
86 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
87 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
88 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
89 bool isHWTrueValue(SDValue Op) const;
90 bool isHWFalseValue(SDValue Op) const;
92 /// The SelectionDAGBuilder will automatically promote function arguments
93 /// with illegal types. However, this does not work for the AMDGPU targets
94 /// since the function arguments are stored in memory as these illegal types.
95 /// In order to handle this properly we need to get the origianl types sizes
96 /// from the LLVM IR Function and fixup the ISD:InputArg values before
97 /// passing them to AnalyzeFormalArguments()
98 void getOriginalFunctionArgs(SelectionDAG &DAG,
100 const SmallVectorImpl<ISD::InputArg> &Ins,
101 SmallVectorImpl<ISD::InputArg> &OrigIns) const;
102 void AnalyzeFormalArguments(CCState &State,
103 const SmallVectorImpl<ISD::InputArg> &Ins) const;
106 AMDGPUTargetLowering(TargetMachine &TM);
108 bool isFAbsFree(EVT VT) const override;
109 bool isFNegFree(EVT VT) const override;
110 bool isTruncateFree(EVT Src, EVT Dest) const override;
111 bool isTruncateFree(Type *Src, Type *Dest) const override;
113 bool isZExtFree(Type *Src, Type *Dest) const override;
114 bool isZExtFree(EVT Src, EVT Dest) const override;
115 bool isZExtFree(SDValue Val, EVT VT2) const override;
117 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
119 MVT getVectorIdxTy() const override;
120 bool isSelectSupported(SelectSupportKind) const override;
122 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
123 bool ShouldShrinkFPConstant(EVT VT) const override;
125 bool isLoadBitCastBeneficial(EVT, EVT) const override;
126 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
128 const SmallVectorImpl<ISD::OutputArg> &Outs,
129 const SmallVectorImpl<SDValue> &OutVals,
130 SDLoc DL, SelectionDAG &DAG) const override;
131 SDValue LowerCall(CallLoweringInfo &CLI,
132 SmallVectorImpl<SDValue> &InVals) const override;
134 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
135 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
136 void ReplaceNodeResults(SDNode * N,
137 SmallVectorImpl<SDValue> &Results,
138 SelectionDAG &DAG) const override;
140 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
141 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
142 SDValue CombineMinMax(SDNode *N, SelectionDAG &DAG) const;
143 const char* getTargetNodeName(unsigned Opcode) const override;
145 virtual SDNode *PostISelFolding(MachineSDNode *N,
146 SelectionDAG &DAG) const {
150 /// \brief Determine which of the bits specified in \p Mask are known to be
151 /// either zero or one and return them in the \p KnownZero and \p KnownOne
153 void computeKnownBitsForTargetNode(const SDValue Op,
156 const SelectionDAG &DAG,
157 unsigned Depth = 0) const override;
159 virtual unsigned ComputeNumSignBitsForTargetNode(
161 const SelectionDAG &DAG,
162 unsigned Depth = 0) const override;
165 namespace AMDGPUISD {
169 FIRST_NUMBER = ISD::BUILTIN_OP_END,
170 CALL, // Function call based on a single integer
171 UMUL, // 32bit unsigned multiplication
174 // End AMDIL ISD Opcodes
179 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
180 // Denormals handled on some parts.
193 TRIG_PREOP, // 1 ULP max error for f64
195 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
196 // For f64, max error 2^29 ULP, handles denormals.
202 BFE_U32, // Extract range of bits with zero extension to 32-bits.
203 BFE_I32, // Extract range of bits with sign extension to 32-bits.
204 BFI, // (src0 & src1) | (~src0 & src2)
205 BFM, // Insert a range of bits into a 32-bit word.
206 BREV, // Reverse bits.
222 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
227 /// This node is for VLIW targets and it is used to represent a vector
228 /// that is stored in consecutive registers with the same channel.
235 BUILD_VERTICAL_VECTOR,
236 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
239 TBUFFER_STORE_FORMAT,
240 LAST_AMDGPU_ISD_NUMBER
244 } // End namespace AMDGPUISD
246 } // End namespace llvm
248 #endif // AMDGPUISELLOWERING_H