1 //===-- SIFoldOperands.cpp - Fold operands --- ----------------------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
9 //===----------------------------------------------------------------------===//
13 #include "AMDGPUSubtarget.h"
14 #include "SIInstrInfo.h"
15 #include "llvm/CodeGen/LiveIntervalAnalysis.h"
16 #include "llvm/CodeGen/MachineDominators.h"
17 #include "llvm/CodeGen/MachineFunctionPass.h"
18 #include "llvm/CodeGen/MachineInstrBuilder.h"
19 #include "llvm/CodeGen/MachineRegisterInfo.h"
20 #include "llvm/IR/Function.h"
21 #include "llvm/IR/LLVMContext.h"
22 #include "llvm/Support/Debug.h"
23 #include "llvm/Support/raw_ostream.h"
24 #include "llvm/Target/TargetMachine.h"
26 #define DEBUG_TYPE "si-fold-operands"
31 class SIFoldOperands : public MachineFunctionPass {
36 SIFoldOperands() : MachineFunctionPass(ID) {
37 initializeSIFoldOperandsPass(*PassRegistry::getPassRegistry());
40 bool runOnMachineFunction(MachineFunction &MF) override;
42 const char *getPassName() const override {
43 return "SI Fold Operands";
46 void getAnalysisUsage(AnalysisUsage &AU) const override {
47 AU.addRequired<MachineDominatorTree>();
49 MachineFunctionPass::getAnalysisUsage(AU);
53 struct FoldCandidate {
56 MachineOperand *OpToFold;
59 FoldCandidate(MachineInstr *MI, unsigned OpNo, MachineOperand *FoldOp) :
60 UseMI(MI), UseOpNo(OpNo) {
62 if (FoldOp->isImm()) {
64 ImmToFold = FoldOp->getImm();
66 assert(FoldOp->isReg());
76 } // End anonymous namespace.
78 INITIALIZE_PASS_BEGIN(SIFoldOperands, DEBUG_TYPE,
79 "SI Fold Operands", false, false)
80 INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
81 INITIALIZE_PASS_END(SIFoldOperands, DEBUG_TYPE,
82 "SI Fold Operands", false, false)
84 char SIFoldOperands::ID = 0;
86 char &llvm::SIFoldOperandsID = SIFoldOperands::ID;
88 FunctionPass *llvm::createSIFoldOperandsPass() {
89 return new SIFoldOperands();
92 static bool isSafeToFold(unsigned Opcode) {
94 case AMDGPU::V_MOV_B32_e32:
95 case AMDGPU::V_MOV_B32_e64:
96 case AMDGPU::V_MOV_B64_PSEUDO:
97 case AMDGPU::S_MOV_B32:
98 case AMDGPU::S_MOV_B64:
106 static bool updateOperand(FoldCandidate &Fold,
107 const TargetRegisterInfo &TRI) {
108 MachineInstr *MI = Fold.UseMI;
109 MachineOperand &Old = MI->getOperand(Fold.UseOpNo);
113 Old.ChangeToImmediate(Fold.ImmToFold);
117 MachineOperand *New = Fold.OpToFold;
118 if (TargetRegisterInfo::isVirtualRegister(Old.getReg()) &&
119 TargetRegisterInfo::isVirtualRegister(New->getReg())) {
120 Old.substVirtReg(New->getReg(), New->getSubReg(), TRI);
124 // FIXME: Handle physical registers.
129 static bool tryAddToFoldList(std::vector<FoldCandidate> &FoldList,
130 MachineInstr *MI, unsigned OpNo,
131 MachineOperand *OpToFold,
132 const SIInstrInfo *TII) {
133 if (!TII->isOperandLegal(MI, OpNo, OpToFold)) {
134 // Operand is not legal, so try to commute the instruction to
135 // see if this makes it possible to fold.
136 unsigned CommuteIdx0;
137 unsigned CommuteIdx1;
138 bool CanCommute = TII->findCommutedOpIndices(MI, CommuteIdx0, CommuteIdx1);
141 if (CommuteIdx0 == OpNo)
143 else if (CommuteIdx1 == OpNo)
147 if (!CanCommute || !TII->commuteInstruction(MI))
150 if (!TII->isOperandLegal(MI, OpNo, OpToFold))
154 FoldList.push_back(FoldCandidate(MI, OpNo, OpToFold));
158 bool SIFoldOperands::runOnMachineFunction(MachineFunction &MF) {
159 MachineRegisterInfo &MRI = MF.getRegInfo();
160 const SIInstrInfo *TII =
161 static_cast<const SIInstrInfo *>(MF.getSubtarget().getInstrInfo());
162 const SIRegisterInfo &TRI = TII->getRegisterInfo();
164 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
167 MachineBasicBlock &MBB = *BI;
168 MachineBasicBlock::iterator I, Next;
169 for (I = MBB.begin(); I != MBB.end(); I = Next) {
171 MachineInstr &MI = *I;
173 if (!isSafeToFold(MI.getOpcode()))
176 unsigned OpSize = TII->getOpSize(MI, 1);
177 MachineOperand &OpToFold = MI.getOperand(1);
178 bool FoldingImm = OpToFold.isImm();
180 // FIXME: We could also be folding things like FrameIndexes and
182 if (!FoldingImm && !OpToFold.isReg())
185 // Folding immediates with more than one use will increase program size.
186 // FIXME: This will also reduce register usage, which may be better
187 // in some cases. A better heuristic is needed.
188 if (FoldingImm && !TII->isInlineConstant(OpToFold, OpSize) &&
189 !MRI.hasOneUse(MI.getOperand(0).getReg()))
192 // FIXME: Fold operands with subregs.
193 if (OpToFold.isReg() &&
194 (!TargetRegisterInfo::isVirtualRegister(OpToFold.getReg()) ||
195 OpToFold.getSubReg()))
198 std::vector<FoldCandidate> FoldList;
199 for (MachineRegisterInfo::use_iterator
200 Use = MRI.use_begin(MI.getOperand(0).getReg()), E = MRI.use_end();
203 MachineInstr *UseMI = Use->getParent();
204 const MachineOperand &UseOp = UseMI->getOperand(Use.getOperandNo());
206 // FIXME: Fold operands with subregs.
207 if (UseOp.isReg() && ((UseOp.getSubReg() && OpToFold.isReg()) ||
208 UseOp.isImplicit())) {
215 unsigned UseReg = UseOp.getReg();
216 const TargetRegisterClass *UseRC
217 = TargetRegisterInfo::isVirtualRegister(UseReg) ?
218 MRI.getRegClass(UseReg) :
219 TRI.getRegClass(UseReg);
221 Imm = APInt(64, OpToFold.getImm());
223 // Split 64-bit constants into 32-bits for folding.
224 if (UseOp.getSubReg()) {
225 if (UseRC->getSize() != 8)
228 if (UseOp.getSubReg() == AMDGPU::sub0) {
229 Imm = Imm.getLoBits(32);
231 assert(UseOp.getSubReg() == AMDGPU::sub1);
232 Imm = Imm.getHiBits(32);
236 // In order to fold immediates into copies, we need to change the
238 if (UseMI->getOpcode() == AMDGPU::COPY) {
239 unsigned DestReg = UseMI->getOperand(0).getReg();
240 const TargetRegisterClass *DestRC
241 = TargetRegisterInfo::isVirtualRegister(DestReg) ?
242 MRI.getRegClass(DestReg) :
243 TRI.getRegClass(DestReg);
245 unsigned MovOp = TII->getMovOpcode(DestRC);
246 if (MovOp == AMDGPU::COPY)
249 UseMI->setDesc(TII->get(MovOp));
253 const MCInstrDesc &UseDesc = UseMI->getDesc();
255 // Don't fold into target independent nodes. Target independent opcodes
256 // don't have defined register classes.
257 if (UseDesc.isVariadic() ||
258 UseDesc.OpInfo[Use.getOperandNo()].RegClass == -1)
262 MachineOperand ImmOp = MachineOperand::CreateImm(Imm.getSExtValue());
263 tryAddToFoldList(FoldList, UseMI, Use.getOperandNo(), &ImmOp, TII);
267 tryAddToFoldList(FoldList, UseMI, Use.getOperandNo(), &OpToFold, TII);
269 // FIXME: We could try to change the instruction from 64-bit to 32-bit
270 // to enable more folding opportunites. The shrink operands pass
271 // already does this.
274 for (FoldCandidate &Fold : FoldList) {
275 if (updateOperand(Fold, TRI)) {
278 assert(Fold.OpToFold && Fold.OpToFold->isReg());
279 Fold.OpToFold->setIsKill(false);
281 DEBUG(dbgs() << "Folded source from " << MI << " into OpNo " <<
282 Fold.UseOpNo << " of " << *Fold.UseMI << '\n');