1 //===-- SIRegisterInfo.h - SI Register Info Interface ----------*- C++ -*--===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
11 /// \brief Interface definition for SIRegisterInfo
13 //===----------------------------------------------------------------------===//
16 #ifndef SIREGISTERINFO_H_
17 #define SIREGISTERINFO_H_
19 #include "AMDGPURegisterInfo.h"
23 class AMDGPUTargetMachine;
25 struct SIRegisterInfo : public AMDGPURegisterInfo {
26 AMDGPUTargetMachine &TM;
28 SIRegisterInfo(AMDGPUTargetMachine &tm);
30 virtual BitVector getReservedRegs(const MachineFunction &MF) const;
32 virtual unsigned getRegPressureLimit(const TargetRegisterClass *RC,
33 MachineFunction &MF) const;
35 /// \param RC is an AMDIL reg class.
37 /// \returns the SI register class that is equivalent to \p RC.
38 virtual const TargetRegisterClass *
39 getISARegClass(const TargetRegisterClass *RC) const;
41 /// \brief get the register class of the specified type to use in the
43 virtual const TargetRegisterClass * getCFGStructurizerRegClass(MVT VT) const;
45 /// \brief Return the 'base' register class for this register.
46 /// e.g. SGPR0 => SReg_32, VGPR => VReg_32 SGPR0_SGPR1 -> SReg_32, etc.
47 const TargetRegisterClass *getPhysRegClass(unsigned Reg) const;
49 /// \returns true if this class contains only SGPR registers
50 bool isSGPRClass(const TargetRegisterClass *RC) const;
53 } // End namespace llvm
55 #endif // SIREGISTERINFO_H_