1 //===-- FPMover.cpp - Sparc double-precision floating point move fixer ----===//
3 // The LLVM Compiler Infrastructure
5 // This file was developed by the LLVM research group and is distributed under
6 // the University of Illinois Open Source License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // Expand FpMOVD/FpABSD/FpNEGD instructions into their single-precision pieces.
12 //===----------------------------------------------------------------------===//
14 #define DEBUG_TYPE "fpmover"
16 #include "SparcSubtarget.h"
17 #include "llvm/CodeGen/MachineFunctionPass.h"
18 #include "llvm/CodeGen/MachineInstrBuilder.h"
19 #include "llvm/Target/TargetMachine.h"
20 #include "llvm/Target/TargetInstrInfo.h"
21 #include "llvm/ADT/Statistic.h"
22 #include "llvm/Support/Debug.h"
25 STATISTIC(NumFpDs , "Number of instructions translated");
26 STATISTIC(NoopFpDs, "Number of noop instructions removed");
29 struct FPMover : public MachineFunctionPass {
30 /// Target machine description which we query for reg. names, data
36 FPMover(TargetMachine &tm)
37 : MachineFunctionPass((intptr_t)&ID), TM(tm) { }
39 virtual const char *getPassName() const {
40 return "Sparc Double-FP Move Fixer";
43 bool runOnMachineBasicBlock(MachineBasicBlock &MBB);
44 bool runOnMachineFunction(MachineFunction &F);
47 } // end of anonymous namespace
49 /// createSparcFPMoverPass - Returns a pass that turns FpMOVD
50 /// instructions into FMOVS instructions
52 FunctionPass *llvm::createSparcFPMoverPass(TargetMachine &tm) {
53 return new FPMover(tm);
56 /// getDoubleRegPair - Given a DFP register, return the even and odd FP
57 /// registers that correspond to it.
58 static void getDoubleRegPair(unsigned DoubleReg, unsigned &EvenReg,
60 static const unsigned EvenHalvesOfPairs[] = {
61 SP::F0, SP::F2, SP::F4, SP::F6, SP::F8, SP::F10, SP::F12, SP::F14,
62 SP::F16, SP::F18, SP::F20, SP::F22, SP::F24, SP::F26, SP::F28, SP::F30
64 static const unsigned OddHalvesOfPairs[] = {
65 SP::F1, SP::F3, SP::F5, SP::F7, SP::F9, SP::F11, SP::F13, SP::F15,
66 SP::F17, SP::F19, SP::F21, SP::F23, SP::F25, SP::F27, SP::F29, SP::F31
68 static const unsigned DoubleRegsInOrder[] = {
69 SP::D0, SP::D1, SP::D2, SP::D3, SP::D4, SP::D5, SP::D6, SP::D7, SP::D8,
70 SP::D9, SP::D10, SP::D11, SP::D12, SP::D13, SP::D14, SP::D15
72 for (unsigned i = 0; i < sizeof(DoubleRegsInOrder)/sizeof(unsigned); ++i)
73 if (DoubleRegsInOrder[i] == DoubleReg) {
74 EvenReg = EvenHalvesOfPairs[i];
75 OddReg = OddHalvesOfPairs[i];
78 assert(0 && "Can't find reg");
81 /// runOnMachineBasicBlock - Fixup FpMOVD instructions in this MBB.
83 bool FPMover::runOnMachineBasicBlock(MachineBasicBlock &MBB) {
85 for (MachineBasicBlock::iterator I = MBB.begin(); I != MBB.end(); ) {
86 MachineInstr *MI = I++;
87 if (MI->getOpcode() == SP::FpMOVD || MI->getOpcode() == SP::FpABSD ||
88 MI->getOpcode() == SP::FpNEGD) {
90 unsigned DestDReg = MI->getOperand(0).getReg();
91 unsigned SrcDReg = MI->getOperand(1).getReg();
92 if (DestDReg == SrcDReg && MI->getOpcode() == SP::FpMOVD) {
93 MBB.erase(MI); // Eliminate the noop copy.
98 unsigned EvenSrcReg = 0, OddSrcReg = 0, EvenDestReg = 0, OddDestReg = 0;
99 getDoubleRegPair(DestDReg, EvenDestReg, OddDestReg);
100 getDoubleRegPair(SrcDReg, EvenSrcReg, OddSrcReg);
102 const TargetInstrInfo *TII = TM.getInstrInfo();
103 if (MI->getOpcode() == SP::FpMOVD)
104 MI->setInstrDescriptor(TII->get(SP::FMOVS));
105 else if (MI->getOpcode() == SP::FpNEGD)
106 MI->setInstrDescriptor(TII->get(SP::FNEGS));
107 else if (MI->getOpcode() == SP::FpABSD)
108 MI->setInstrDescriptor(TII->get(SP::FABSS));
110 assert(0 && "Unknown opcode!");
112 MI->getOperand(0).setReg(EvenDestReg);
113 MI->getOperand(1).setReg(EvenSrcReg);
114 DOUT << "FPMover: the modified instr is: " << *MI;
115 // Insert copy for the other half of the double.
116 if (DestDReg != SrcDReg) {
117 MI = BuildMI(MBB, I, TM.getInstrInfo()->get(SP::FMOVS), OddDestReg)
119 DOUT << "FPMover: the inserted instr is: " << *MI;
127 bool FPMover::runOnMachineFunction(MachineFunction &F) {
128 // If the target has V9 instructions, the fp-mover pseudos will never be
129 // emitted. Avoid a scan of the instructions to improve compile time.
130 if (TM.getSubtarget<SparcSubtarget>().isV9())
133 bool Changed = false;
134 for (MachineFunction::iterator FI = F.begin(), FE = F.end();
136 Changed |= runOnMachineBasicBlock(*FI);