1 //===- SparcRegisterInfo.cpp - SPARC Register Information -------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the SPARC implementation of the TargetRegisterInfo class.
12 //===----------------------------------------------------------------------===//
15 #include "SparcRegisterInfo.h"
16 #include "SparcSubtarget.h"
17 #include "llvm/CodeGen/MachineInstrBuilder.h"
18 #include "llvm/CodeGen/MachineFunction.h"
19 #include "llvm/CodeGen/MachineFrameInfo.h"
20 #include "llvm/CodeGen/MachineLocation.h"
21 #include "llvm/Support/ErrorHandling.h"
22 #include "llvm/Target/TargetInstrInfo.h"
23 #include "llvm/Type.h"
24 #include "llvm/ADT/BitVector.h"
25 #include "llvm/ADT/STLExtras.h"
28 SparcRegisterInfo::SparcRegisterInfo(SparcSubtarget &st,
29 const TargetInstrInfo &tii)
30 : SparcGenRegisterInfo(SP::ADJCALLSTACKDOWN, SP::ADJCALLSTACKUP),
31 Subtarget(st), TII(tii) {
34 const unsigned* SparcRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF)
36 static const unsigned CalleeSavedRegs[] = { 0 };
37 return CalleeSavedRegs;
40 BitVector SparcRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
41 BitVector Reserved(getNumRegs());
56 const TargetRegisterClass* const*
57 SparcRegisterInfo::getCalleeSavedRegClasses(const MachineFunction *MF) const {
58 static const TargetRegisterClass * const CalleeSavedRegClasses[] = { 0 };
59 return CalleeSavedRegClasses;
62 bool SparcRegisterInfo::hasFP(const MachineFunction &MF) const {
66 void SparcRegisterInfo::
67 eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
68 MachineBasicBlock::iterator I) const {
69 MachineInstr &MI = *I;
70 DebugLoc dl = MI.getDebugLoc();
71 int Size = MI.getOperand(0).getImm();
72 if (MI.getOpcode() == SP::ADJCALLSTACKDOWN)
75 BuildMI(MBB, I, dl, TII.get(SP::ADDri), SP::O6).addReg(SP::O6).addImm(Size);
80 SparcRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
81 int SPAdj, FrameIndexValue *Value,
82 RegScavenger *RS) const {
83 assert(SPAdj == 0 && "Unexpected");
86 MachineInstr &MI = *II;
87 DebugLoc dl = MI.getDebugLoc();
88 while (!MI.getOperand(i).isFI()) {
90 assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
93 int FrameIndex = MI.getOperand(i).getIndex();
95 // Addressable stack objects are accessed using neg. offsets from %fp
96 MachineFunction &MF = *MI.getParent()->getParent();
97 int Offset = MF.getFrameInfo()->getObjectOffset(FrameIndex) +
98 MI.getOperand(i+1).getImm();
100 // Replace frame index with a frame pointer reference.
101 if (Offset >= -4096 && Offset <= 4095) {
102 // If the offset is small enough to fit in the immediate field, directly
104 MI.getOperand(i).ChangeToRegister(SP::I6, false);
105 MI.getOperand(i+1).ChangeToImmediate(Offset);
107 // Otherwise, emit a G1 = SETHI %hi(offset). FIXME: it would be better to
108 // scavenge a register here instead of reserving G1 all of the time.
109 unsigned OffHi = (unsigned)Offset >> 10U;
110 BuildMI(*MI.getParent(), II, dl, TII.get(SP::SETHIi), SP::G1).addImm(OffHi);
112 BuildMI(*MI.getParent(), II, dl, TII.get(SP::ADDrr), SP::G1).addReg(SP::G1)
114 // Insert: G1+%lo(offset) into the user.
115 MI.getOperand(i).ChangeToRegister(SP::G1, false);
116 MI.getOperand(i+1).ChangeToImmediate(Offset & ((1 << 10)-1));
121 void SparcRegisterInfo::
122 processFunctionBeforeFrameFinalized(MachineFunction &MF) const {}
124 void SparcRegisterInfo::emitPrologue(MachineFunction &MF) const {
125 MachineBasicBlock &MBB = MF.front();
126 MachineFrameInfo *MFI = MF.getFrameInfo();
127 MachineBasicBlock::iterator MBBI = MBB.begin();
128 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
130 // Get the number of bytes to allocate from the FrameInfo
131 int NumBytes = (int) MFI->getStackSize();
133 // Emit the correct save instruction based on the number of bytes in
134 // the frame. Minimum stack frame size according to V8 ABI is:
135 // 16 words for register window spill
136 // 1 word for address of returned aggregate-value
137 // + 6 words for passing parameters on the stack
139 // 23 words * 4 bytes per word = 92 bytes
142 // Round up to next doubleword boundary -- a double-word boundary
143 // is required by the ABI.
144 NumBytes = (NumBytes + 7) & ~7;
145 NumBytes = -NumBytes;
147 if (NumBytes >= -4096) {
148 BuildMI(MBB, MBBI, dl, TII.get(SP::SAVEri), SP::O6)
149 .addReg(SP::O6).addImm(NumBytes);
151 // Emit this the hard way. This clobbers G1 which we always know is
153 unsigned OffHi = (unsigned)NumBytes >> 10U;
154 BuildMI(MBB, MBBI, dl, TII.get(SP::SETHIi), SP::G1).addImm(OffHi);
156 BuildMI(MBB, MBBI, dl, TII.get(SP::ORri), SP::G1)
157 .addReg(SP::G1).addImm(NumBytes & ((1 << 10)-1));
158 BuildMI(MBB, MBBI, dl, TII.get(SP::SAVErr), SP::O6)
159 .addReg(SP::O6).addReg(SP::G1);
163 void SparcRegisterInfo::emitEpilogue(MachineFunction &MF,
164 MachineBasicBlock &MBB) const {
165 MachineBasicBlock::iterator MBBI = prior(MBB.end());
166 DebugLoc dl = MBBI->getDebugLoc();
167 assert(MBBI->getOpcode() == SP::RETL &&
168 "Can only put epilog before 'retl' instruction!");
169 BuildMI(MBB, MBBI, dl, TII.get(SP::RESTORErr), SP::G0).addReg(SP::G0)
173 unsigned SparcRegisterInfo::getRARegister() const {
177 unsigned SparcRegisterInfo::getFrameRegister(const MachineFunction &MF) const {
181 unsigned SparcRegisterInfo::getEHExceptionRegister() const {
182 llvm_unreachable("What is the exception register");
186 unsigned SparcRegisterInfo::getEHHandlerRegister() const {
187 llvm_unreachable("What is the exception handler register");
191 int SparcRegisterInfo::getDwarfRegNum(unsigned RegNum, bool isEH) const {
192 return SparcGenRegisterInfo::getDwarfRegNumFull(RegNum, 0);
195 #include "SparcGenRegisterInfo.inc"