1 //===- SystemZInstrInfo.h - SystemZ Instruction Information -------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the SystemZ implementation of the TargetInstrInfo class.
12 //===----------------------------------------------------------------------===//
14 #ifndef LLVM_TARGET_SYSTEMZINSTRINFO_H
15 #define LLVM_TARGET_SYSTEMZINSTRINFO_H
18 #include "SystemZRegisterInfo.h"
19 #include "llvm/ADT/IndexedMap.h"
20 #include "llvm/Target/TargetInstrInfo.h"
24 class SystemZTargetMachine;
26 /// SystemZII - This namespace holds all of the target specific flags that
27 /// instruction info tracks.
31 //===------------------------------------------------------------------===//
32 // SystemZ Specific MachineOperand flags.
36 /// MO_GOTENT - On a symbol operand this indicates that the immediate is
37 /// the offset to the location of the symbol name from the base of the GOT.
39 /// SYMBOL_LABEL @GOTENT
42 /// MO_PLT - On a symbol operand this indicates that the immediate is
43 /// offset to the PLT entry of symbol name from the current code location.
50 class SystemZInstrInfo : public TargetInstrInfoImpl {
51 const SystemZRegisterInfo RI;
52 SystemZTargetMachine &TM;
53 IndexedMap<unsigned> RegSpillOffsets;
55 explicit SystemZInstrInfo(SystemZTargetMachine &TM);
57 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
58 /// such, whenever a client has an instance of instruction info, it should
59 /// always be able to get register info as well (through this method).
61 virtual const SystemZRegisterInfo &getRegisterInfo() const { return RI; }
63 bool copyRegToReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
64 unsigned DestReg, unsigned SrcReg,
65 const TargetRegisterClass *DestRC,
66 const TargetRegisterClass *SrcRC) const;
68 bool isMoveInstr(const MachineInstr& MI,
69 unsigned &SrcReg, unsigned &DstReg,
70 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
72 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
73 MachineBasicBlock::iterator MI,
74 unsigned SrcReg, bool isKill,
76 const TargetRegisterClass *RC) const;
77 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
78 MachineBasicBlock::iterator MI,
79 unsigned DestReg, int FrameIdx,
80 const TargetRegisterClass *RC) const;
82 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
83 MachineBasicBlock::iterator MI,
84 const std::vector<CalleeSavedInfo> &CSI) const;
85 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
86 MachineBasicBlock::iterator MI,
87 const std::vector<CalleeSavedInfo> &CSI) const;
89 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
90 MachineBasicBlock *FBB,
91 const SmallVectorImpl<MachineOperand> &Cond) const;
93 const TargetInstrDesc& getBrCond(SystemZCC::CondCodes CC) const;
94 const TargetInstrDesc& getLongDispOpc(unsigned Opc) const;