1 //===- Target.td - Target Independent TableGen interface --------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file was developed by the LLVM research group and is distributed under
6 // the University of Illinois Open Source License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines the target-independent interfaces which should be
11 // implemented by each target which is using a TableGen based code generator.
13 //===----------------------------------------------------------------------===//
16 //===----------------------------------------------------------------------===//
18 // Value types - These values correspond to the register types defined in the
19 // ValueTypes.h file. If you update anything here, you must update it there as
22 class ValueType<int size, int value> {
23 string Namespace = "MVT";
28 def OtherVT: ValueType<0 , 0>; // "Other" value
29 def i1 : ValueType<1 , 1>; // One bit boolean value
30 def i8 : ValueType<8 , 2>; // 8-bit integer value
31 def i16 : ValueType<16 , 3>; // 16-bit integer value
32 def i32 : ValueType<32 , 4>; // 32-bit integer value
33 def i64 : ValueType<64 , 5>; // 64-bit integer value
34 def i128 : ValueType<128, 5>; // 128-bit integer value
35 def f32 : ValueType<32 , 7>; // 32-bit floating point value
36 def f64 : ValueType<64 , 8>; // 64-bit floating point value
37 def f80 : ValueType<80 , 9>; // 80-bit floating point value
38 def f128 : ValueType<128, 9>; // 128-bit floating point value
39 def isVoid : ValueType<0 , 11>; // Produces no value
41 //===----------------------------------------------------------------------===//
42 // Register file description - These classes are used to fill in the target
43 // description classes in llvm/Target/MRegisterInfo.h
46 // Register - You should define one instance of this class for each register in
47 // the target machine.
50 string Namespace = "";
54 // NamedReg - If the name for the 'def' of the register should not become the
55 // "name" of the register, you can use this to specify a custom name instead.
57 class NamedReg<string n> : Register {
61 // RegisterAliases - You should define instances of this class to indicate which
62 // registers in the register file are aliased together. This allows the code
63 // generator to be careful not to put two values with overlapping live ranges
64 // into registers which alias.
66 class RegisterAliases<Register reg, list<Register> aliases> {
68 list<Register> Aliases = aliases;
71 // RegisterClass - Now that all of the registers are defined, and aliases
72 // between registers are defined, specify which registers belong to which
73 // register classes. This also defines the default allocation order of
74 // registers by register allocators.
76 class RegisterClass<ValueType regType, int alignment, list<Register> regList> {
77 // RegType - Specify the ValueType of the registers in this register class.
78 // Note that all registers in a register class must have the same ValueType.
80 ValueType RegType = regType;
82 // Alignment - Specify the alignment required of the registers when they are
83 // stored or loaded to memory.
85 int Size = RegType.Size;
86 int Alignment = alignment;
88 // MemberList - Specify which registers are in this class. If the
89 // allocation_order_* method are not specified, this also defines the order of
90 // allocation used by the register allocator.
92 list<Register> MemberList = regList;
94 // Methods - This member can be used to insert arbitrary code into a generated
95 // register class. The normal usage of this is to overload virtual methods.
98 // isDummyClass - If this is set to true, this register class is not really
99 // part of the target, it is just used for other purposes.
100 bit isDummyClass = 0;
104 //===----------------------------------------------------------------------===//
105 // Instruction set description - These classes correspond to the C++ classes in
106 // the Target/TargetInstrInfo.h file.
110 string Name; // The opcode string for this instruction
111 string Namespace = "";
113 list<Register> Uses = []; // Default to using no non-operand registers
114 list<Register> Defs = []; // Default to modifying no non-operand registers
116 // These bits capture information about the high-level semantics of the
118 bit isReturn = 0; // Is this instruction a return instruction?
119 bit isBranch = 0; // Is this instruction a branch instruction?
120 bit isBarrier = 0; // Can control flow fall through this instruction?
121 bit isCall = 0; // Is this instruction a call instruction?
122 bit isTwoAddress = 0; // Is this a two address instruction?
123 bit isTerminator = 0; // Is this part of the terminator for a basic block?
125 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
126 // otherwise, uninitialized.
130 class Expander<dag pattern, list<dag> result> {
131 dag Pattern = pattern;
132 list<dag> Result = result;
136 // InstrInfo - This class should only be instantiated once to provide parameters
137 // which are global to the the target machine.
142 // If the target wants to associate some target-specific information with each
143 // instruction, it should provide these two lists to indicate how to assemble
144 // the target specific information into the 32 bits available.
146 list<string> TSFlagsFields = [];
147 list<int> TSFlagsShifts = [];
151 //===----------------------------------------------------------------------===//
152 // Target - This class contains the "global" target information
155 // CalleeSavedRegisters - As you might guess, this is a list of the callee
156 // saved registers for a target.
157 list<Register> CalleeSavedRegisters = [];
159 // PointerType - Specify the value type to be used to represent pointers in
160 // this target. Typically this is an i32 or i64 type.
161 ValueType PointerType;
163 // InstructionSet - Instruction set description for this target
164 InstrInfo InstructionSet;
168 //===----------------------------------------------------------------------===//
169 // DAG node definitions used by the instruction selector...
171 class DagNodeValType;
172 def DNVT_any : DagNodeValType; // No constraint on tree node
173 def DNVT_void : DagNodeValType; // Tree node always returns void
174 def DNVT_val : DagNodeValType; // A non-void type
175 def DNVT_arg0 : DagNodeValType; // Tree node returns same type as Arg0
176 def DNVT_arg1 : DagNodeValType; // Tree node returns same type as Arg1
177 def DNVT_ptr : DagNodeValType; // The target pointer type
178 def DNVT_i8 : DagNodeValType; // Always have an i8 value
180 class DagNode<DagNodeValType ret, list<DagNodeValType> args> {
181 DagNodeValType RetType = ret;
182 list<DagNodeValType> ArgTypes = args;
186 // BuiltinDagNodes are built into the instruction selector and correspond to
188 class BuiltinDagNode<DagNodeValType Ret, list<DagNodeValType> Args,
189 string Ename> : DagNode<Ret, Args> {
190 let EnumName = Ename;
194 def Void : RegisterClass<isVoid,0,[]> { let isDummyClass = 1; }
195 def set : DagNode<DNVT_void, [DNVT_val, DNVT_arg0]>;
196 def chain : BuiltinDagNode<DNVT_void, [DNVT_void, DNVT_void], "ChainNode">;
197 def blockchain : BuiltinDagNode<DNVT_void, [DNVT_void, DNVT_void],
199 def ChainExpander : Expander<(chain Void, Void), []>;
200 def BlockChainExpander : Expander<(blockchain Void, Void), []>;
204 def imm : BuiltinDagNode<DNVT_val, [], "Constant">;
205 def frameidx : BuiltinDagNode<DNVT_ptr, [], "FrameIndex">;
206 def basicblock : BuiltinDagNode<DNVT_ptr, [], "BasicBlock">;
209 def plus : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Plus">;
210 def minus : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Minus">;
211 def times : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Times">;
212 def sdiv : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "SDiv">;
213 def udiv : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "UDiv">;
214 def srem : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "SRem">;
215 def urem : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "URem">;
216 def and : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "And">;
217 def or : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Or">;
218 def xor : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Xor">;
221 def seteq : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetEQ">;
222 def setne : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetNE">;
223 def setlt : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetLT">;
224 def setle : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetLE">;
225 def setgt : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetGT">;
226 def setge : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetGE">;
228 def load : BuiltinDagNode<DNVT_val, [DNVT_ptr], "Load">;
229 //def store : BuiltinDagNode<DNVT_Void, [DNVT_ptr, DNVT_val]>;
232 def ret : BuiltinDagNode<DNVT_void, [DNVT_val], "Ret">;
233 def retvoid : BuiltinDagNode<DNVT_void, [], "RetVoid">;
234 def br : BuiltinDagNode<DNVT_void, [DNVT_ptr], "Br">;
235 def brcond : BuiltinDagNode<DNVT_void, [DNVT_i8, DNVT_ptr, DNVT_ptr],
238 def unspec1 : BuiltinDagNode<DNVT_any , [DNVT_val], "Unspec1">;
239 def unspec2 : BuiltinDagNode<DNVT_any , [DNVT_val, DNVT_val], "Unspec2">;
241 //===----------------------------------------------------------------------===//
242 // DAG nonterminals definitions used by the instruction selector...
244 class Nonterminal<dag pattern> {
245 dag Pattern = pattern;