1 //===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines a DAG pattern matching instruction selector for X86,
11 // converting from a legalized dag to a X86 dag.
13 //===----------------------------------------------------------------------===//
15 #define DEBUG_TYPE "x86-isel"
17 #include "X86InstrBuilder.h"
18 #include "X86ISelLowering.h"
19 #include "X86MachineFunctionInfo.h"
20 #include "X86RegisterInfo.h"
21 #include "X86Subtarget.h"
22 #include "X86TargetMachine.h"
23 #include "llvm/GlobalValue.h"
24 #include "llvm/Instructions.h"
25 #include "llvm/Intrinsics.h"
26 #include "llvm/Support/CFG.h"
27 #include "llvm/Type.h"
28 #include "llvm/CodeGen/MachineConstantPool.h"
29 #include "llvm/CodeGen/MachineFunction.h"
30 #include "llvm/CodeGen/MachineFrameInfo.h"
31 #include "llvm/CodeGen/MachineInstrBuilder.h"
32 #include "llvm/CodeGen/MachineRegisterInfo.h"
33 #include "llvm/CodeGen/SelectionDAGISel.h"
34 #include "llvm/Target/TargetMachine.h"
35 #include "llvm/Support/CommandLine.h"
36 #include "llvm/Support/Compiler.h"
37 #include "llvm/Support/Debug.h"
38 #include "llvm/Support/MathExtras.h"
39 #include "llvm/ADT/Statistic.h"
44 STATISTIC(NumFPKill , "Number of FP_REG_KILL instructions added");
45 STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
47 //===----------------------------------------------------------------------===//
48 // Pattern Matcher Implementation
49 //===----------------------------------------------------------------------===//
52 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
53 /// SDOperand's instead of register numbers for the leaves of the matched
55 struct X86ISelAddressMode {
61 struct { // This is really a union, discriminated by BaseType!
66 bool isRIPRel; // RIP as base?
74 unsigned Align; // CP alignment.
77 : BaseType(RegBase), isRIPRel(false), Scale(1), IndexReg(), Disp(0),
78 GV(0), CP(0), ES(0), JT(-1), Align(0) {
84 //===--------------------------------------------------------------------===//
85 /// ISel - X86 specific code to select X86 machine instructions for
86 /// SelectionDAG operations.
88 class VISIBILITY_HIDDEN X86DAGToDAGISel : public SelectionDAGISel {
89 /// ContainsFPCode - Every instruction we select that uses or defines a FP
90 /// register should set this to true.
93 /// FastISel - Enable fast(er) instruction selection.
97 /// TM - Keep a reference to X86TargetMachine.
101 /// X86Lowering - This object fully describes how to lower LLVM code to an
102 /// X86-specific SelectionDAG.
103 X86TargetLowering X86Lowering;
105 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
106 /// make the right decision when generating code for different targets.
107 const X86Subtarget *Subtarget;
109 /// GlobalBaseReg - keeps track of the virtual register mapped onto global
111 unsigned GlobalBaseReg;
114 X86DAGToDAGISel(X86TargetMachine &tm, bool fast)
115 : SelectionDAGISel(X86Lowering),
116 ContainsFPCode(false), FastISel(fast), TM(tm),
117 X86Lowering(*TM.getTargetLowering()),
118 Subtarget(&TM.getSubtarget<X86Subtarget>()) {}
120 virtual bool runOnFunction(Function &Fn) {
121 // Make sure we re-emit a set of the global base reg if necessary
123 return SelectionDAGISel::runOnFunction(Fn);
126 virtual const char *getPassName() const {
127 return "X86 DAG->DAG Instruction Selection";
130 /// InstructionSelectBasicBlock - This callback is invoked by
131 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
132 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
134 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
136 virtual bool CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const;
138 // Include the pieces autogenerated from the target description.
139 #include "X86GenDAGISel.inc"
142 SDNode *Select(SDOperand N);
144 bool MatchAddress(SDOperand N, X86ISelAddressMode &AM,
145 bool isRoot = true, unsigned Depth = 0);
146 bool MatchAddressBase(SDOperand N, X86ISelAddressMode &AM,
147 bool isRoot, unsigned Depth);
148 bool SelectAddr(SDOperand Op, SDOperand N, SDOperand &Base,
149 SDOperand &Scale, SDOperand &Index, SDOperand &Disp);
150 bool SelectLEAAddr(SDOperand Op, SDOperand N, SDOperand &Base,
151 SDOperand &Scale, SDOperand &Index, SDOperand &Disp);
152 bool SelectScalarSSELoad(SDOperand Op, SDOperand Pred,
153 SDOperand N, SDOperand &Base, SDOperand &Scale,
154 SDOperand &Index, SDOperand &Disp,
155 SDOperand &InChain, SDOperand &OutChain);
156 bool TryFoldLoad(SDOperand P, SDOperand N,
157 SDOperand &Base, SDOperand &Scale,
158 SDOperand &Index, SDOperand &Disp);
159 void PreprocessForRMW(SelectionDAG &DAG);
160 void PreprocessForFPConvert(SelectionDAG &DAG);
162 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
163 /// inline asm expressions.
164 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
166 std::vector<SDOperand> &OutOps,
169 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
171 inline void getAddressOperands(X86ISelAddressMode &AM, SDOperand &Base,
172 SDOperand &Scale, SDOperand &Index,
174 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
175 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, TLI.getPointerTy()) :
177 Scale = getI8Imm(AM.Scale);
179 // These are 32-bit even in 64-bit mode since RIP relative offset
182 Disp = CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp);
184 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32, AM.Align, AM.Disp);
186 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32);
187 else if (AM.JT != -1)
188 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32);
190 Disp = getI32Imm(AM.Disp);
193 /// getI8Imm - Return a target constant with the specified value, of type
195 inline SDOperand getI8Imm(unsigned Imm) {
196 return CurDAG->getTargetConstant(Imm, MVT::i8);
199 /// getI16Imm - Return a target constant with the specified value, of type
201 inline SDOperand getI16Imm(unsigned Imm) {
202 return CurDAG->getTargetConstant(Imm, MVT::i16);
205 /// getI32Imm - Return a target constant with the specified value, of type
207 inline SDOperand getI32Imm(unsigned Imm) {
208 return CurDAG->getTargetConstant(Imm, MVT::i32);
211 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
212 /// base register. Return the virtual register that holds this value.
213 SDNode *getGlobalBaseReg();
215 /// getTruncate - return an SDNode that implements a subreg based truncate
216 /// of the specified operand to the the specified value type.
217 SDNode *getTruncate(SDOperand N0, MVT::ValueType VT);
225 static SDNode *findFlagUse(SDNode *N) {
226 unsigned FlagResNo = N->getNumValues()-1;
227 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
229 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
230 SDOperand Op = User->getOperand(i);
231 if (Op.Val == N && Op.ResNo == FlagResNo)
238 static void findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
239 SDNode *Root, SDNode *Skip, bool &found,
240 std::set<SDNode *> &Visited) {
242 Use->getNodeId() > Def->getNodeId() ||
243 !Visited.insert(Use).second)
246 for (unsigned i = 0, e = Use->getNumOperands(); !found && i != e; ++i) {
247 SDNode *N = Use->getOperand(i).Val;
252 continue; // Immediate use is ok.
254 assert(Use->getOpcode() == ISD::STORE ||
255 Use->getOpcode() == X86ISD::CMP);
261 findNonImmUse(N, Def, ImmedUse, Root, Skip, found, Visited);
265 /// isNonImmUse - Start searching from Root up the DAG to check is Def can
266 /// be reached. Return true if that's the case. However, ignore direct uses
267 /// by ImmedUse (which would be U in the example illustrated in
268 /// CanBeFoldedBy) and by Root (which can happen in the store case).
269 /// FIXME: to be really generic, we should allow direct use by any node
270 /// that is being folded. But realisticly since we only fold loads which
271 /// have one non-chain use, we only need to watch out for load/op/store
272 /// and load/op/cmp case where the root (store / cmp) may reach the load via
273 /// its chain operand.
274 static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse,
275 SDNode *Skip = NULL) {
276 std::set<SDNode *> Visited;
278 findNonImmUse(Root, Def, ImmedUse, Root, Skip, found, Visited);
283 bool X86DAGToDAGISel::CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const {
284 if (FastISel) return false;
286 // If U use can somehow reach N through another path then U can't fold N or
287 // it will create a cycle. e.g. In the following diagram, U can reach N
288 // through X. If N is folded into into U, then X is both a predecessor and
299 if (isNonImmUse(Root, N, U))
302 // If U produces a flag, then it gets (even more) interesting. Since it
303 // would have been "glued" together with its flag use, we need to check if
316 // If FU (flag use) indirectly reach N (the load), and U fold N (call it
317 // NU), then TF is a predecessor of FU and a successor of NU. But since
318 // NU and FU are flagged together, this effectively creates a cycle.
319 bool HasFlagUse = false;
320 MVT::ValueType VT = Root->getValueType(Root->getNumValues()-1);
321 while ((VT == MVT::Flag && !Root->use_empty())) {
322 SDNode *FU = findFlagUse(Root);
329 VT = Root->getValueType(Root->getNumValues()-1);
333 return !isNonImmUse(Root, N, Root, U);
337 /// MoveBelowTokenFactor - Replace TokenFactor operand with load's chain operand
338 /// and move load below the TokenFactor. Replace store's chain operand with
339 /// load's chain result.
340 static void MoveBelowTokenFactor(SelectionDAG &DAG, SDOperand Load,
341 SDOperand Store, SDOperand TF) {
342 std::vector<SDOperand> Ops;
343 for (unsigned i = 0, e = TF.Val->getNumOperands(); i != e; ++i)
344 if (Load.Val == TF.Val->getOperand(i).Val)
345 Ops.push_back(Load.Val->getOperand(0));
347 Ops.push_back(TF.Val->getOperand(i));
348 DAG.UpdateNodeOperands(TF, &Ops[0], Ops.size());
349 DAG.UpdateNodeOperands(Load, TF, Load.getOperand(1), Load.getOperand(2));
350 DAG.UpdateNodeOperands(Store, Load.getValue(1), Store.getOperand(1),
351 Store.getOperand(2), Store.getOperand(3));
354 /// PreprocessForRMW - Preprocess the DAG to make instruction selection better.
355 /// This is only run if not in -fast mode (aka -O0).
356 /// This allows the instruction selector to pick more read-modify-write
357 /// instructions. This is a common case:
367 /// [TokenFactor] [Op]
374 /// The fact the store's chain operand != load's chain will prevent the
375 /// (store (op (load))) instruction from being selected. We can transform it to:
394 void X86DAGToDAGISel::PreprocessForRMW(SelectionDAG &DAG) {
395 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
396 E = DAG.allnodes_end(); I != E; ++I) {
397 if (!ISD::isNON_TRUNCStore(I))
399 SDOperand Chain = I->getOperand(0);
400 if (Chain.Val->getOpcode() != ISD::TokenFactor)
403 SDOperand N1 = I->getOperand(1);
404 SDOperand N2 = I->getOperand(2);
405 if (MVT::isFloatingPoint(N1.getValueType()) ||
406 MVT::isVector(N1.getValueType()) ||
412 unsigned Opcode = N1.Val->getOpcode();
421 SDOperand N10 = N1.getOperand(0);
422 SDOperand N11 = N1.getOperand(1);
423 if (ISD::isNON_EXTLoad(N10.Val))
425 else if (ISD::isNON_EXTLoad(N11.Val)) {
429 RModW = RModW && N10.Val->isOperandOf(Chain.Val) && N10.hasOneUse() &&
430 (N10.getOperand(1) == N2) &&
431 (N10.Val->getValueType(0) == N1.getValueType());
446 SDOperand N10 = N1.getOperand(0);
447 if (ISD::isNON_EXTLoad(N10.Val))
448 RModW = N10.Val->isOperandOf(Chain.Val) && N10.hasOneUse() &&
449 (N10.getOperand(1) == N2) &&
450 (N10.Val->getValueType(0) == N1.getValueType());
458 MoveBelowTokenFactor(DAG, Load, SDOperand(I, 0), Chain);
465 /// PreprocessForFPConvert - Walk over the dag lowering fpround and fpextend
466 /// nodes that target the FP stack to be store and load to the stack. This is a
467 /// gross hack. We would like to simply mark these as being illegal, but when
468 /// we do that, legalize produces these when it expands calls, then expands
469 /// these in the same legalize pass. We would like dag combine to be able to
470 /// hack on these between the call expansion and the node legalization. As such
471 /// this pass basically does "really late" legalization of these inline with the
473 void X86DAGToDAGISel::PreprocessForFPConvert(SelectionDAG &DAG) {
474 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
475 E = DAG.allnodes_end(); I != E; ) {
476 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
477 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
480 // If the source and destination are SSE registers, then this is a legal
481 // conversion that should not be lowered.
482 MVT::ValueType SrcVT = N->getOperand(0).getValueType();
483 MVT::ValueType DstVT = N->getValueType(0);
484 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
485 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
486 if (SrcIsSSE && DstIsSSE)
489 if (!SrcIsSSE && !DstIsSSE) {
490 // If this is an FPStack extension, it is a noop.
491 if (N->getOpcode() == ISD::FP_EXTEND)
493 // If this is a value-preserving FPStack truncation, it is a noop.
494 if (N->getConstantOperandVal(1))
498 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
499 // FPStack has extload and truncstore. SSE can fold direct loads into other
500 // operations. Based on this, decide what we want to do.
501 MVT::ValueType MemVT;
502 if (N->getOpcode() == ISD::FP_ROUND)
503 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
505 MemVT = SrcIsSSE ? SrcVT : DstVT;
507 SDOperand MemTmp = DAG.CreateStackTemporary(MemVT);
509 // FIXME: optimize the case where the src/dest is a load or store?
510 SDOperand Store = DAG.getTruncStore(DAG.getEntryNode(), N->getOperand(0),
511 MemTmp, NULL, 0, MemVT);
512 SDOperand Result = DAG.getExtLoad(ISD::EXTLOAD, DstVT, Store, MemTmp,
515 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
516 // extload we created. This will cause general havok on the dag because
517 // anything below the conversion could be folded into other existing nodes.
518 // To avoid invalidating 'I', back it up to the convert node.
520 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result);
522 // Now that we did that, the node is dead. Increment the iterator to the
523 // next node to process, then delete N.
529 /// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
530 /// when it has created a SelectionDAG for us to codegen.
531 void X86DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
533 MachineFunction::iterator FirstMBB = BB;
536 PreprocessForRMW(DAG);
538 // FIXME: This should only happen when not -fast.
539 PreprocessForFPConvert(DAG);
541 // Codegen the basic block.
543 DOUT << "===== Instruction selection begins:\n";
546 DAG.setRoot(SelectRoot(DAG.getRoot()));
548 DOUT << "===== Instruction selection ends:\n";
551 DAG.RemoveDeadNodes();
553 // Emit machine code to BB.
554 ScheduleAndEmitDAG(DAG);
556 // If we are emitting FP stack code, scan the basic block to determine if this
557 // block defines any FP values. If so, put an FP_REG_KILL instruction before
558 // the terminator of the block.
560 // Note that FP stack instructions are used in all modes for long double,
561 // so we always need to do this check.
562 // Also note that it's possible for an FP stack register to be live across
563 // an instruction that produces multiple basic blocks (SSE CMOV) so we
564 // must check all the generated basic blocks.
566 // Scan all of the machine instructions in these MBBs, checking for FP
567 // stores. (RFP32 and RFP64 will not exist in SSE mode, but RFP80 might.)
568 MachineFunction::iterator MBBI = FirstMBB;
570 bool ContainsFPCode = false;
571 for (MachineBasicBlock::iterator I = MBBI->begin(), E = MBBI->end();
572 !ContainsFPCode && I != E; ++I) {
573 if (I->getNumOperands() != 0 && I->getOperand(0).isRegister()) {
574 const TargetRegisterClass *clas;
575 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) {
576 if (I->getOperand(op).isRegister() && I->getOperand(op).isDef() &&
577 TargetRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) &&
578 ((clas = RegInfo->getRegClass(I->getOperand(0).getReg())) ==
579 X86::RFP32RegisterClass ||
580 clas == X86::RFP64RegisterClass ||
581 clas == X86::RFP80RegisterClass)) {
582 ContainsFPCode = true;
588 // Check PHI nodes in successor blocks. These PHI's will be lowered to have
589 // a copy of the input value in this block. In SSE mode, we only care about
591 if (!ContainsFPCode) {
592 // Final check, check LLVM BB's that are successors to the LLVM BB
593 // corresponding to BB for FP PHI nodes.
594 const BasicBlock *LLVMBB = BB->getBasicBlock();
596 for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB);
597 !ContainsFPCode && SI != E; ++SI) {
598 for (BasicBlock::const_iterator II = SI->begin();
599 (PN = dyn_cast<PHINode>(II)); ++II) {
600 if (PN->getType()==Type::X86_FP80Ty ||
601 (!Subtarget->hasSSE1() && PN->getType()->isFloatingPoint()) ||
602 (!Subtarget->hasSSE2() && PN->getType()==Type::DoubleTy)) {
603 ContainsFPCode = true;
609 // Finally, if we found any FP code, emit the FP_REG_KILL instruction.
610 if (ContainsFPCode) {
611 BuildMI(*MBBI, MBBI->getFirstTerminator(),
612 TM.getInstrInfo()->get(X86::FP_REG_KILL));
615 } while (&*(MBBI++) != BB);
618 /// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
619 /// the main function.
620 void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
621 MachineFrameInfo *MFI) {
622 const TargetInstrInfo *TII = TM.getInstrInfo();
623 if (Subtarget->isTargetCygMing())
624 BuildMI(BB, TII->get(X86::CALLpcrel32)).addExternalSymbol("__main");
627 void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
628 // If this is main, emit special code for main.
629 MachineBasicBlock *BB = MF.begin();
630 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
631 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
634 /// MatchAddress - Add the specified node to the specified addressing mode,
635 /// returning true if it cannot be done. This just pattern matches for the
637 bool X86DAGToDAGISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM,
638 bool isRoot, unsigned Depth) {
641 return MatchAddressBase(N, AM, isRoot, Depth);
643 // RIP relative addressing: %rip + 32-bit displacement!
645 if (!AM.ES && AM.JT != -1 && N.getOpcode() == ISD::Constant) {
646 int64_t Val = cast<ConstantSDNode>(N)->getSignExtended();
647 if (isInt32(AM.Disp + Val)) {
655 int id = N.Val->getNodeId();
656 bool AlreadySelected = isSelected(id); // Already selected, not yet replaced.
658 switch (N.getOpcode()) {
660 case ISD::Constant: {
661 int64_t Val = cast<ConstantSDNode>(N)->getSignExtended();
662 if (isInt32(AM.Disp + Val)) {
669 case X86ISD::Wrapper: {
670 bool is64Bit = Subtarget->is64Bit();
671 // Under X86-64 non-small code model, GV (and friends) are 64-bits.
672 // Also, base and index reg must be 0 in order to use rip as base.
673 if (is64Bit && (TM.getCodeModel() != CodeModel::Small ||
674 AM.Base.Reg.Val || AM.IndexReg.Val))
676 if (AM.GV != 0 || AM.CP != 0 || AM.ES != 0 || AM.JT != -1)
678 // If value is available in a register both base and index components have
679 // been picked, we can't fit the result available in the register in the
680 // addressing mode. Duplicate GlobalAddress or ConstantPool as displacement.
681 if (!AlreadySelected || (AM.Base.Reg.Val && AM.IndexReg.Val)) {
682 SDOperand N0 = N.getOperand(0);
683 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
684 GlobalValue *GV = G->getGlobal();
686 AM.Disp += G->getOffset();
687 AM.isRIPRel = TM.getRelocationModel() != Reloc::Static &&
688 Subtarget->isPICStyleRIPRel();
690 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
691 AM.CP = CP->getConstVal();
692 AM.Align = CP->getAlignment();
693 AM.Disp += CP->getOffset();
694 AM.isRIPRel = TM.getRelocationModel() != Reloc::Static &&
695 Subtarget->isPICStyleRIPRel();
697 } else if (ExternalSymbolSDNode *S =dyn_cast<ExternalSymbolSDNode>(N0)) {
698 AM.ES = S->getSymbol();
699 AM.isRIPRel = TM.getRelocationModel() != Reloc::Static &&
700 Subtarget->isPICStyleRIPRel();
702 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
703 AM.JT = J->getIndex();
704 AM.isRIPRel = TM.getRelocationModel() != Reloc::Static &&
705 Subtarget->isPICStyleRIPRel();
712 case ISD::FrameIndex:
713 if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) {
714 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
715 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
721 if (AlreadySelected || AM.IndexReg.Val != 0 || AM.Scale != 1 || AM.isRIPRel)
724 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) {
725 unsigned Val = CN->getValue();
726 if (Val == 1 || Val == 2 || Val == 3) {
728 SDOperand ShVal = N.Val->getOperand(0);
730 // Okay, we know that we have a scale by now. However, if the scaled
731 // value is an add of something and a constant, we can fold the
732 // constant into the disp field here.
733 if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
734 isa<ConstantSDNode>(ShVal.Val->getOperand(1))) {
735 AM.IndexReg = ShVal.Val->getOperand(0);
736 ConstantSDNode *AddVal =
737 cast<ConstantSDNode>(ShVal.Val->getOperand(1));
738 uint64_t Disp = AM.Disp + (AddVal->getValue() << Val);
753 // A mul_lohi where we need the low part can be folded as a plain multiply.
754 if (N.ResNo != 0) break;
757 // X*[3,5,9] -> X+X*[2,4,8]
758 if (!AlreadySelected &&
759 AM.BaseType == X86ISelAddressMode::RegBase &&
760 AM.Base.Reg.Val == 0 &&
761 AM.IndexReg.Val == 0 &&
763 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1)))
764 if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) {
765 AM.Scale = unsigned(CN->getValue())-1;
767 SDOperand MulVal = N.Val->getOperand(0);
770 // Okay, we know that we have a scale by now. However, if the scaled
771 // value is an add of something and a constant, we can fold the
772 // constant into the disp field here.
773 if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
774 isa<ConstantSDNode>(MulVal.Val->getOperand(1))) {
775 Reg = MulVal.Val->getOperand(0);
776 ConstantSDNode *AddVal =
777 cast<ConstantSDNode>(MulVal.Val->getOperand(1));
778 uint64_t Disp = AM.Disp + AddVal->getValue() * CN->getValue();
782 Reg = N.Val->getOperand(0);
784 Reg = N.Val->getOperand(0);
787 AM.IndexReg = AM.Base.Reg = Reg;
794 if (!AlreadySelected) {
795 X86ISelAddressMode Backup = AM;
796 if (!MatchAddress(N.Val->getOperand(0), AM, false, Depth+1) &&
797 !MatchAddress(N.Val->getOperand(1), AM, false, Depth+1))
800 if (!MatchAddress(N.Val->getOperand(1), AM, false, Depth+1) &&
801 !MatchAddress(N.Val->getOperand(0), AM, false, Depth+1))
808 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
809 if (AlreadySelected) break;
811 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
812 X86ISelAddressMode Backup = AM;
813 // Start with the LHS as an addr mode.
814 if (!MatchAddress(N.getOperand(0), AM, false) &&
815 // Address could not have picked a GV address for the displacement.
817 // On x86-64, the resultant disp must fit in 32-bits.
818 isInt32(AM.Disp + CN->getSignExtended()) &&
819 // Check to see if the LHS & C is zero.
820 CurDAG->MaskedValueIsZero(N.getOperand(0), CN->getAPIntValue())) {
821 AM.Disp += CN->getValue();
829 // Handle "(x << C1) & C2" as "(X & (C2>>C1)) << C1" if safe and if this
830 // allows us to fold the shift into this addressing mode.
831 if (AlreadySelected) break;
832 SDOperand Shift = N.getOperand(0);
833 if (Shift.getOpcode() != ISD::SHL) break;
835 // Scale must not be used already.
836 if (AM.IndexReg.Val != 0 || AM.Scale != 1) break;
838 // Not when RIP is used as the base.
839 if (AM.isRIPRel) break;
841 ConstantSDNode *C2 = dyn_cast<ConstantSDNode>(N.getOperand(1));
842 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(Shift.getOperand(1));
843 if (!C1 || !C2) break;
845 // Not likely to be profitable if either the AND or SHIFT node has more
846 // than one use (unless all uses are for address computation). Besides,
847 // isel mechanism requires their node ids to be reused.
848 if (!N.hasOneUse() || !Shift.hasOneUse())
851 // Verify that the shift amount is something we can fold.
852 unsigned ShiftCst = C1->getValue();
853 if (ShiftCst != 1 && ShiftCst != 2 && ShiftCst != 3)
856 // Get the new AND mask, this folds to a constant.
857 SDOperand NewANDMask = CurDAG->getNode(ISD::SRL, N.getValueType(),
858 SDOperand(C2, 0), SDOperand(C1, 0));
859 SDOperand NewAND = CurDAG->getNode(ISD::AND, N.getValueType(),
860 Shift.getOperand(0), NewANDMask);
861 NewANDMask.Val->setNodeId(Shift.Val->getNodeId());
862 NewAND.Val->setNodeId(N.Val->getNodeId());
864 AM.Scale = 1 << ShiftCst;
865 AM.IndexReg = NewAND;
870 return MatchAddressBase(N, AM, isRoot, Depth);
873 /// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
874 /// specified addressing mode without any further recursion.
875 bool X86DAGToDAGISel::MatchAddressBase(SDOperand N, X86ISelAddressMode &AM,
876 bool isRoot, unsigned Depth) {
877 // Is the base register already occupied?
878 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) {
879 // If so, check to see if the scale index register is set.
880 if (AM.IndexReg.Val == 0 && !AM.isRIPRel) {
886 // Otherwise, we cannot select it.
890 // Default, generate it as a register.
891 AM.BaseType = X86ISelAddressMode::RegBase;
896 /// SelectAddr - returns true if it is able pattern match an addressing mode.
897 /// It returns the operands which make up the maximal addressing mode it can
898 /// match by reference.
899 bool X86DAGToDAGISel::SelectAddr(SDOperand Op, SDOperand N, SDOperand &Base,
900 SDOperand &Scale, SDOperand &Index,
902 X86ISelAddressMode AM;
903 if (MatchAddress(N, AM))
906 MVT::ValueType VT = N.getValueType();
907 if (AM.BaseType == X86ISelAddressMode::RegBase) {
908 if (!AM.Base.Reg.Val)
909 AM.Base.Reg = CurDAG->getRegister(0, VT);
912 if (!AM.IndexReg.Val)
913 AM.IndexReg = CurDAG->getRegister(0, VT);
915 getAddressOperands(AM, Base, Scale, Index, Disp);
919 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
921 static inline bool isZeroNode(SDOperand Elt) {
922 return ((isa<ConstantSDNode>(Elt) &&
923 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
924 (isa<ConstantFPSDNode>(Elt) &&
925 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
929 /// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
930 /// match a load whose top elements are either undef or zeros. The load flavor
931 /// is derived from the type of N, which is either v4f32 or v2f64.
932 bool X86DAGToDAGISel::SelectScalarSSELoad(SDOperand Op, SDOperand Pred,
933 SDOperand N, SDOperand &Base,
934 SDOperand &Scale, SDOperand &Index,
935 SDOperand &Disp, SDOperand &InChain,
936 SDOperand &OutChain) {
937 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
938 InChain = N.getOperand(0).getValue(1);
939 if (ISD::isNON_EXTLoad(InChain.Val) &&
940 InChain.getValue(0).hasOneUse() &&
942 CanBeFoldedBy(N.Val, Pred.Val, Op.Val)) {
943 LoadSDNode *LD = cast<LoadSDNode>(InChain);
944 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
946 OutChain = LD->getChain();
951 // Also handle the case where we explicitly require zeros in the top
952 // elements. This is a vector shuffle from the zero vector.
953 if (N.getOpcode() == ISD::VECTOR_SHUFFLE && N.Val->hasOneUse() &&
954 // Check to see if the top elements are all zeros (or bitcast of zeros).
955 ISD::isBuildVectorAllZeros(N.getOperand(0).Val) &&
956 N.getOperand(1).getOpcode() == ISD::SCALAR_TO_VECTOR &&
957 N.getOperand(1).Val->hasOneUse() &&
958 ISD::isNON_EXTLoad(N.getOperand(1).getOperand(0).Val) &&
959 N.getOperand(1).getOperand(0).hasOneUse()) {
960 // Check to see if the shuffle mask is 4/L/L/L or 2/L, where L is something
962 unsigned VecWidth=MVT::getVectorNumElements(N.getOperand(0).getValueType());
963 SDOperand ShufMask = N.getOperand(2);
964 assert(ShufMask.getOpcode() == ISD::BUILD_VECTOR && "Invalid shuf mask!");
965 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(ShufMask.getOperand(0))) {
966 if (C->getValue() == VecWidth) {
967 for (unsigned i = 1; i != VecWidth; ++i) {
968 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF) {
971 ConstantSDNode *C = cast<ConstantSDNode>(ShufMask.getOperand(i));
972 if (C->getValue() >= VecWidth) return false;
977 // Okay, this is a zero extending load. Fold it.
978 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(1).getOperand(0));
979 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
981 OutChain = LD->getChain();
982 InChain = SDOperand(LD, 1);
990 /// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
991 /// mode it matches can be cost effectively emitted as an LEA instruction.
992 bool X86DAGToDAGISel::SelectLEAAddr(SDOperand Op, SDOperand N,
993 SDOperand &Base, SDOperand &Scale,
994 SDOperand &Index, SDOperand &Disp) {
995 X86ISelAddressMode AM;
996 if (MatchAddress(N, AM))
999 MVT::ValueType VT = N.getValueType();
1000 unsigned Complexity = 0;
1001 if (AM.BaseType == X86ISelAddressMode::RegBase)
1002 if (AM.Base.Reg.Val)
1005 AM.Base.Reg = CurDAG->getRegister(0, VT);
1006 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1009 if (AM.IndexReg.Val)
1012 AM.IndexReg = CurDAG->getRegister(0, VT);
1014 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1019 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1020 // to a LEA. This is determined with some expermentation but is by no means
1021 // optimal (especially for code size consideration). LEA is nice because of
1022 // its three-address nature. Tweak the cost function again when we can run
1023 // convertToThreeAddress() at register allocation time.
1024 if (AM.GV || AM.CP || AM.ES || AM.JT != -1) {
1025 // For X86-64, we should always use lea to materialize RIP relative
1027 if (Subtarget->is64Bit())
1033 if (AM.Disp && (AM.Base.Reg.Val || AM.IndexReg.Val))
1036 if (Complexity > 2) {
1037 getAddressOperands(AM, Base, Scale, Index, Disp);
1043 bool X86DAGToDAGISel::TryFoldLoad(SDOperand P, SDOperand N,
1044 SDOperand &Base, SDOperand &Scale,
1045 SDOperand &Index, SDOperand &Disp) {
1046 if (ISD::isNON_EXTLoad(N.Val) &&
1048 CanBeFoldedBy(N.Val, P.Val, P.Val))
1049 return SelectAddr(P, N.getOperand(1), Base, Scale, Index, Disp);
1053 /// getGlobalBaseReg - Output the instructions required to put the
1054 /// base address to use for accessing globals into a register.
1056 SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
1057 assert(!Subtarget->is64Bit() && "X86-64 PIC uses RIP relative addressing");
1058 if (!GlobalBaseReg) {
1059 // Insert the set of GlobalBaseReg into the first MBB of the function
1060 MachineFunction *MF = BB->getParent();
1061 MachineBasicBlock &FirstMBB = MF->front();
1062 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
1063 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1064 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
1066 const TargetInstrInfo *TII = TM.getInstrInfo();
1067 // Operand of MovePCtoStack is completely ignored by asm printer. It's
1068 // only used in JIT code emission as displacement to pc.
1069 BuildMI(FirstMBB, MBBI, TII->get(X86::MOVPC32r), PC).addImm(0);
1071 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
1072 // not to pc, but to _GLOBAL_ADDRESS_TABLE_ external
1073 if (TM.getRelocationModel() == Reloc::PIC_ &&
1074 Subtarget->isPICStyleGOT()) {
1075 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
1076 BuildMI(FirstMBB, MBBI, TII->get(X86::ADD32ri), GlobalBaseReg)
1077 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_");
1083 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).Val;
1086 static SDNode *FindCallStartFromCall(SDNode *Node) {
1087 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
1088 assert(Node->getOperand(0).getValueType() == MVT::Other &&
1089 "Node doesn't have a token chain argument!");
1090 return FindCallStartFromCall(Node->getOperand(0).Val);
1093 SDNode *X86DAGToDAGISel::getTruncate(SDOperand N0, MVT::ValueType VT) {
1097 SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1098 // Ensure that the source register has an 8-bit subreg on 32-bit targets
1099 if (!Subtarget->is64Bit()) {
1102 switch (N0.getValueType()) {
1103 default: assert(0 && "Unknown truncate!");
1105 Opc = X86::MOV16to16_;
1109 Opc = X86::MOV32to32_;
1113 N0 = SDOperand(CurDAG->getTargetNode(Opc, VT, MVT::Flag, N0), 0);
1114 return CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
1115 VT, N0, SRIdx, N0.getValue(1));
1119 SRIdx = CurDAG->getTargetConstant(2, MVT::i32); // SubRegSet 2
1122 SRIdx = CurDAG->getTargetConstant(3, MVT::i32); // SubRegSet 3
1124 default: assert(0 && "Unknown truncate!"); break;
1126 return CurDAG->getTargetNode(X86::EXTRACT_SUBREG, VT, N0, SRIdx);
1130 SDNode *X86DAGToDAGISel::Select(SDOperand N) {
1131 SDNode *Node = N.Val;
1132 MVT::ValueType NVT = Node->getValueType(0);
1134 unsigned Opcode = Node->getOpcode();
1137 DOUT << std::string(Indent, ' ') << "Selecting: ";
1138 DEBUG(Node->dump(CurDAG));
1143 if (Opcode >= ISD::BUILTIN_OP_END && Opcode < X86ISD::FIRST_NUMBER) {
1145 DOUT << std::string(Indent-2, ' ') << "== ";
1146 DEBUG(Node->dump(CurDAG));
1150 return NULL; // Already selected.
1155 case X86ISD::GlobalBaseReg:
1156 return getGlobalBaseReg();
1158 case X86ISD::FP_GET_ST0_ST1: {
1159 SDOperand Chain = N.getOperand(0);
1160 SDOperand InFlag = N.getOperand(1);
1161 AddToISelQueue(Chain);
1162 AddToISelQueue(InFlag);
1163 std::vector<MVT::ValueType> Tys;
1164 Tys.push_back(MVT::f80);
1165 Tys.push_back(MVT::f80);
1166 Tys.push_back(MVT::Other);
1167 Tys.push_back(MVT::Flag);
1168 SDOperand Ops[] = { Chain, InFlag };
1169 SDNode *ResNode = CurDAG->getTargetNode(X86::FpGET_ST0_ST1, Tys,
1171 Chain = SDOperand(ResNode, 2);
1172 InFlag = SDOperand(ResNode, 3);
1173 ReplaceUses(SDOperand(N.Val, 2), Chain);
1174 ReplaceUses(SDOperand(N.Val, 3), InFlag);
1179 // Turn ADD X, c to MOV32ri X+c. This cannot be done with tblgen'd
1180 // code and is matched first so to prevent it from being turned into
1182 // In 64-bit small code size mode, use LEA to take advantage of
1183 // RIP-relative addressing.
1184 if (TM.getCodeModel() != CodeModel::Small)
1186 MVT::ValueType PtrVT = TLI.getPointerTy();
1187 SDOperand N0 = N.getOperand(0);
1188 SDOperand N1 = N.getOperand(1);
1189 if (N.Val->getValueType(0) == PtrVT &&
1190 N0.getOpcode() == X86ISD::Wrapper &&
1191 N1.getOpcode() == ISD::Constant) {
1192 unsigned Offset = (unsigned)cast<ConstantSDNode>(N1)->getValue();
1194 // TODO: handle ExternalSymbolSDNode.
1195 if (GlobalAddressSDNode *G =
1196 dyn_cast<GlobalAddressSDNode>(N0.getOperand(0))) {
1197 C = CurDAG->getTargetGlobalAddress(G->getGlobal(), PtrVT,
1198 G->getOffset() + Offset);
1199 } else if (ConstantPoolSDNode *CP =
1200 dyn_cast<ConstantPoolSDNode>(N0.getOperand(0))) {
1201 C = CurDAG->getTargetConstantPool(CP->getConstVal(), PtrVT,
1203 CP->getOffset()+Offset);
1207 if (Subtarget->is64Bit()) {
1208 SDOperand Ops[] = { CurDAG->getRegister(0, PtrVT), getI8Imm(1),
1209 CurDAG->getRegister(0, PtrVT), C };
1210 return CurDAG->SelectNodeTo(N.Val, X86::LEA64r, MVT::i64, Ops, 4);
1212 return CurDAG->SelectNodeTo(N.Val, X86::MOV32ri, PtrVT, C);
1216 // Other cases are handled by auto-generated code.
1220 case ISD::SMUL_LOHI:
1221 case ISD::UMUL_LOHI: {
1222 SDOperand N0 = Node->getOperand(0);
1223 SDOperand N1 = Node->getOperand(1);
1225 bool isSigned = Opcode == ISD::SMUL_LOHI;
1228 default: assert(0 && "Unsupported VT!");
1229 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
1230 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
1231 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
1232 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
1236 default: assert(0 && "Unsupported VT!");
1237 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
1238 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
1239 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
1240 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
1243 unsigned LoReg, HiReg;
1245 default: assert(0 && "Unsupported VT!");
1246 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
1247 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
1248 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
1249 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
1252 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
1253 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
1254 // multiplty is commmutative
1256 foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3);
1262 SDOperand InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), LoReg,
1263 N0, SDOperand()).getValue(1);
1266 AddToISelQueue(N1.getOperand(0));
1267 AddToISelQueue(Tmp0);
1268 AddToISelQueue(Tmp1);
1269 AddToISelQueue(Tmp2);
1270 AddToISelQueue(Tmp3);
1271 SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag };
1273 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
1274 InFlag = SDOperand(CNode, 1);
1275 // Update the chain.
1276 ReplaceUses(N1.getValue(1), SDOperand(CNode, 0));
1280 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
1283 // Copy the low half of the result, if it is needed.
1284 if (!N.getValue(0).use_empty()) {
1285 SDOperand Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1286 LoReg, NVT, InFlag);
1287 InFlag = Result.getValue(2);
1288 ReplaceUses(N.getValue(0), Result);
1290 DOUT << std::string(Indent-2, ' ') << "=> ";
1291 DEBUG(Result.Val->dump(CurDAG));
1295 // Copy the high half of the result, if it is needed.
1296 if (!N.getValue(1).use_empty()) {
1298 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1299 // Prevent use of AH in a REX instruction by referencing AX instead.
1300 // Shift it down 8 bits.
1301 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1302 X86::AX, MVT::i16, InFlag);
1303 InFlag = Result.getValue(2);
1304 Result = SDOperand(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result,
1305 CurDAG->getTargetConstant(8, MVT::i8)), 0);
1306 // Then truncate it down to i8.
1307 SDOperand SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1308 Result = SDOperand(CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
1309 MVT::i8, Result, SRIdx), 0);
1311 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1312 HiReg, NVT, InFlag);
1313 InFlag = Result.getValue(2);
1315 ReplaceUses(N.getValue(1), Result);
1317 DOUT << std::string(Indent-2, ' ') << "=> ";
1318 DEBUG(Result.Val->dump(CurDAG));
1331 case ISD::UDIVREM: {
1332 SDOperand N0 = Node->getOperand(0);
1333 SDOperand N1 = Node->getOperand(1);
1335 bool isSigned = Opcode == ISD::SDIVREM;
1338 default: assert(0 && "Unsupported VT!");
1339 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
1340 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
1341 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
1342 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
1346 default: assert(0 && "Unsupported VT!");
1347 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
1348 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
1349 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
1350 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
1353 unsigned LoReg, HiReg;
1354 unsigned ClrOpcode, SExtOpcode;
1356 default: assert(0 && "Unsupported VT!");
1358 LoReg = X86::AL; HiReg = X86::AH;
1360 SExtOpcode = X86::CBW;
1363 LoReg = X86::AX; HiReg = X86::DX;
1364 ClrOpcode = X86::MOV16r0;
1365 SExtOpcode = X86::CWD;
1368 LoReg = X86::EAX; HiReg = X86::EDX;
1369 ClrOpcode = X86::MOV32r0;
1370 SExtOpcode = X86::CDQ;
1373 LoReg = X86::RAX; HiReg = X86::RDX;
1374 ClrOpcode = X86::MOV64r0;
1375 SExtOpcode = X86::CQO;
1379 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
1380 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
1383 if (NVT == MVT::i8 && !isSigned) {
1384 // Special case for div8, just use a move with zero extension to AX to
1385 // clear the upper 8 bits (AH).
1386 SDOperand Tmp0, Tmp1, Tmp2, Tmp3, Move, Chain;
1387 if (TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3)) {
1388 SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N0.getOperand(0) };
1389 AddToISelQueue(N0.getOperand(0));
1390 AddToISelQueue(Tmp0);
1391 AddToISelQueue(Tmp1);
1392 AddToISelQueue(Tmp2);
1393 AddToISelQueue(Tmp3);
1395 SDOperand(CurDAG->getTargetNode(X86::MOVZX16rm8, MVT::i16, MVT::Other,
1397 Chain = Move.getValue(1);
1398 ReplaceUses(N0.getValue(1), Chain);
1402 SDOperand(CurDAG->getTargetNode(X86::MOVZX16rr8, MVT::i16, N0), 0);
1403 Chain = CurDAG->getEntryNode();
1405 Chain = CurDAG->getCopyToReg(Chain, X86::AX, Move, SDOperand());
1406 InFlag = Chain.getValue(1);
1410 CurDAG->getCopyToReg(CurDAG->getEntryNode(),
1411 LoReg, N0, SDOperand()).getValue(1);
1413 // Sign extend the low part into the high part.
1415 SDOperand(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0);
1417 // Zero out the high part, effectively zero extending the input.
1418 SDOperand ClrNode = SDOperand(CurDAG->getTargetNode(ClrOpcode, NVT), 0);
1419 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), HiReg,
1420 ClrNode, InFlag).getValue(1);
1425 AddToISelQueue(N1.getOperand(0));
1426 AddToISelQueue(Tmp0);
1427 AddToISelQueue(Tmp1);
1428 AddToISelQueue(Tmp2);
1429 AddToISelQueue(Tmp3);
1430 SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag };
1432 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
1433 InFlag = SDOperand(CNode, 1);
1434 // Update the chain.
1435 ReplaceUses(N1.getValue(1), SDOperand(CNode, 0));
1439 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
1442 // Copy the division (low) result, if it is needed.
1443 if (!N.getValue(0).use_empty()) {
1444 SDOperand Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1445 LoReg, NVT, InFlag);
1446 InFlag = Result.getValue(2);
1447 ReplaceUses(N.getValue(0), Result);
1449 DOUT << std::string(Indent-2, ' ') << "=> ";
1450 DEBUG(Result.Val->dump(CurDAG));
1454 // Copy the remainder (high) result, if it is needed.
1455 if (!N.getValue(1).use_empty()) {
1457 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1458 // Prevent use of AH in a REX instruction by referencing AX instead.
1459 // Shift it down 8 bits.
1460 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1461 X86::AX, MVT::i16, InFlag);
1462 InFlag = Result.getValue(2);
1463 Result = SDOperand(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result,
1464 CurDAG->getTargetConstant(8, MVT::i8)), 0);
1465 // Then truncate it down to i8.
1466 SDOperand SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1467 Result = SDOperand(CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
1468 MVT::i8, Result, SRIdx), 0);
1470 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1471 HiReg, NVT, InFlag);
1472 InFlag = Result.getValue(2);
1474 ReplaceUses(N.getValue(1), Result);
1476 DOUT << std::string(Indent-2, ' ') << "=> ";
1477 DEBUG(Result.Val->dump(CurDAG));
1489 case ISD::ANY_EXTEND: {
1490 SDOperand N0 = Node->getOperand(0);
1492 if (NVT == MVT::i64 || NVT == MVT::i32 || NVT == MVT::i16) {
1494 switch(N0.getValueType()) {
1496 SRIdx = CurDAG->getTargetConstant(3, MVT::i32); // SubRegSet 3
1499 SRIdx = CurDAG->getTargetConstant(2, MVT::i32); // SubRegSet 2
1502 if (Subtarget->is64Bit())
1503 SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1505 default: assert(0 && "Unknown any_extend!");
1508 SDNode *ResNode = CurDAG->getTargetNode(X86::INSERT_SUBREG,
1512 DOUT << std::string(Indent-2, ' ') << "=> ";
1513 DEBUG(ResNode->dump(CurDAG));
1518 } // Otherwise let generated ISel handle it.
1523 case ISD::SIGN_EXTEND_INREG: {
1524 SDOperand N0 = Node->getOperand(0);
1527 MVT::ValueType SVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
1528 SDOperand TruncOp = SDOperand(getTruncate(N0, SVT), 0);
1532 if (SVT == MVT::i8) Opc = X86::MOVSX16rr8;
1533 else assert(0 && "Unknown sign_extend_inreg!");
1537 case MVT::i8: Opc = X86::MOVSX32rr8; break;
1538 case MVT::i16: Opc = X86::MOVSX32rr16; break;
1539 default: assert(0 && "Unknown sign_extend_inreg!");
1544 case MVT::i8: Opc = X86::MOVSX64rr8; break;
1545 case MVT::i16: Opc = X86::MOVSX64rr16; break;
1546 case MVT::i32: Opc = X86::MOVSX64rr32; break;
1547 default: assert(0 && "Unknown sign_extend_inreg!");
1550 default: assert(0 && "Unknown sign_extend_inreg!");
1553 SDNode *ResNode = CurDAG->getTargetNode(Opc, NVT, TruncOp);
1556 DOUT << std::string(Indent-2, ' ') << "=> ";
1557 DEBUG(TruncOp.Val->dump(CurDAG));
1559 DOUT << std::string(Indent-2, ' ') << "=> ";
1560 DEBUG(ResNode->dump(CurDAG));
1568 case ISD::TRUNCATE: {
1569 SDOperand Input = Node->getOperand(0);
1570 AddToISelQueue(Node->getOperand(0));
1571 SDNode *ResNode = getTruncate(Input, NVT);
1574 DOUT << std::string(Indent-2, ' ') << "=> ";
1575 DEBUG(ResNode->dump(CurDAG));
1584 SDNode *ResNode = SelectCode(N);
1587 DOUT << std::string(Indent-2, ' ') << "=> ";
1588 if (ResNode == NULL || ResNode == N.Val)
1589 DEBUG(N.Val->dump(CurDAG));
1591 DEBUG(ResNode->dump(CurDAG));
1599 bool X86DAGToDAGISel::
1600 SelectInlineAsmMemoryOperand(const SDOperand &Op, char ConstraintCode,
1601 std::vector<SDOperand> &OutOps, SelectionDAG &DAG){
1602 SDOperand Op0, Op1, Op2, Op3;
1603 switch (ConstraintCode) {
1604 case 'o': // offsetable ??
1605 case 'v': // not offsetable ??
1606 default: return true;
1608 if (!SelectAddr(Op, Op, Op0, Op1, Op2, Op3))
1613 OutOps.push_back(Op0);
1614 OutOps.push_back(Op1);
1615 OutOps.push_back(Op2);
1616 OutOps.push_back(Op3);
1617 AddToISelQueue(Op0);
1618 AddToISelQueue(Op1);
1619 AddToISelQueue(Op2);
1620 AddToISelQueue(Op3);
1624 /// createX86ISelDag - This pass converts a legalized DAG into a
1625 /// X86-specific DAG, ready for instruction scheduling.
1627 FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM, bool Fast) {
1628 return new X86DAGToDAGISel(TM, Fast);