1 //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines the interfaces that X86 uses to lower LLVM code into a
13 //===----------------------------------------------------------------------===//
15 #define DEBUG_TYPE "x86-isel"
16 #include "X86ISelLowering.h"
18 #include "X86InstrBuilder.h"
19 #include "X86TargetMachine.h"
20 #include "X86TargetObjectFile.h"
21 #include "Utils/X86ShuffleDecode.h"
22 #include "llvm/CallingConv.h"
23 #include "llvm/Constants.h"
24 #include "llvm/DerivedTypes.h"
25 #include "llvm/GlobalAlias.h"
26 #include "llvm/GlobalVariable.h"
27 #include "llvm/Function.h"
28 #include "llvm/Instructions.h"
29 #include "llvm/Intrinsics.h"
30 #include "llvm/LLVMContext.h"
31 #include "llvm/CodeGen/IntrinsicLowering.h"
32 #include "llvm/CodeGen/MachineFrameInfo.h"
33 #include "llvm/CodeGen/MachineFunction.h"
34 #include "llvm/CodeGen/MachineInstrBuilder.h"
35 #include "llvm/CodeGen/MachineJumpTableInfo.h"
36 #include "llvm/CodeGen/MachineModuleInfo.h"
37 #include "llvm/CodeGen/MachineRegisterInfo.h"
38 #include "llvm/MC/MCAsmInfo.h"
39 #include "llvm/MC/MCContext.h"
40 #include "llvm/MC/MCExpr.h"
41 #include "llvm/MC/MCSymbol.h"
42 #include "llvm/ADT/SmallSet.h"
43 #include "llvm/ADT/Statistic.h"
44 #include "llvm/ADT/StringExtras.h"
45 #include "llvm/ADT/VariadicFunction.h"
46 #include "llvm/Support/CallSite.h"
47 #include "llvm/Support/Debug.h"
48 #include "llvm/Support/ErrorHandling.h"
49 #include "llvm/Support/MathExtras.h"
50 #include "llvm/Target/TargetOptions.h"
54 STATISTIC(NumTailCalls, "Number of tail calls");
56 // Forward declarations.
57 static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
60 /// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61 /// sets things up to match to an AVX VEXTRACTF128 instruction or a
62 /// simple subregister reference. Idx is an index in the 128 bits we
63 /// want. It need not be aligned to a 128-bit bounday. That makes
64 /// lowering EXTRACT_VECTOR_ELT operations easier.
65 static SDValue Extract128BitVector(SDValue Vec,
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
71 EVT ElVT = VT.getVectorElementType();
72 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
87 // This is the index of the first element of the 128-bit chunk
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
93 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
102 /// Generate a DAG to put 128-bits into a vector > 128 bits. This
103 /// sets things up to match to an AVX VINSERTF128 instruction or a
104 /// simple superregister reference. Idx is an index in the 128 bits
105 /// we want. It need not be aligned to a 128-bit bounday. That makes
106 /// lowering INSERT_VECTOR_ELT operations easier.
107 static SDValue Insert128BitVector(SDValue Result,
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
116 EVT ElVT = VT.getVectorElementType();
117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
118 EVT ResultVT = Result.getValueType();
120 // Insert the relevant 128 bits.
121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
123 // This is the index of the first element of the 128-bit chunk
125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
137 static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
141 if (Subtarget->isTargetEnvMacho()) {
143 return new X8664_MachoTargetObjectFile();
144 return new TargetLoweringObjectFileMachO();
147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
150 return new TargetLoweringObjectFileCOFF();
151 llvm_unreachable("unknown subtarget type");
154 X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
155 : TargetLowering(TM, createTLOF(TM)) {
156 Subtarget = &TM.getSubtarget<X86Subtarget>();
157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
161 RegInfo = TM.getRegisterInfo();
162 TD = getTargetData();
164 // Set up the TargetLowering object.
165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
168 setBooleanContents(ZeroOrOneBooleanContent);
169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
180 setSchedulingPreference(Sched::RegPressure);
181 setStackPointerRegisterToSaveRestore(X86StackPtr);
183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
204 if (Subtarget->isTargetDarwin()) {
205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
208 } else if (Subtarget->isTargetMingw()) {
209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
217 // Set up the register classes.
218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
221 if (Subtarget->is64Bit())
222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
226 // We don't accept any truncstore of integer registers.
227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
234 // SETOEQ and SETUNE require checking two conditions.
235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
248 if (Subtarget->is64Bit()) {
249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
251 } else if (!TM.Options.UseSoftFloat) {
252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
265 if (!TM.Options.UseSoftFloat) {
266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
269 // f32 and f64 cases are Legal, f80 case is not
270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
290 if (X86ScalarSSEf32) {
291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
292 // f32 and f64 cases are Legal, f80 case is not
293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
305 if (Subtarget->is64Bit()) {
306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
308 } else if (!TM.Options.UseSoftFloat) {
309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
328 if (!X86ScalarSSEf64) {
329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
331 if (Subtarget->is64Bit()) {
332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
333 // Without SSE, i64->f64 goes through memory.
334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
348 for (unsigned i = 0, e = 4; i != e; ++i) {
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
368 if (Subtarget->is64Bit())
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
379 // Promote the i8 variants and force them on up to i32 which has a shorter
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
385 if (Subtarget->hasBMI()) {
386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
397 if (Subtarget->hasLZCNT()) {
398 // When promoting the i8 variants, force them to i32 for a shorter
400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
434 // These should be promoted to a larger select which is supported.
435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
436 // X86 wants to expand cmov itself.
437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
449 if (Subtarget->is64Bit()) {
450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
460 if (Subtarget->is64Bit())
461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
464 if (Subtarget->is64Bit()) {
465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
475 if (Subtarget->is64Bit()) {
476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
481 if (Subtarget->hasSSE1())
482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
494 // Expand certain atomics
495 for (unsigned i = 0, e = 4; i != e; ++i) {
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
502 if (!Subtarget->is64Bit()) {
503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
517 // FIXME - use subtarget debug flags
518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
520 !Subtarget->isTargetCygMing()) {
521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
528 if (Subtarget->is64Bit()) {
529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
546 if (Subtarget->is64Bit()) {
547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
560 else if (TM.Options.EnableSegmentedStacks)
561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
568 // f32 and f64 use SSE.
569 // Set up the FP register classes.
570 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
571 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
573 // Use ANDPD to simulate FABS.
574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
577 // Use XORP to simulate FNEG.
578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
589 // We don't support sin/cos/fmod
590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
595 // Expand FP immediates into loads from the stack, except for the special
597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
602 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
603 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
605 // Use ANDPS to simulate FABS.
606 setOperationAction(ISD::FABS , MVT::f32, Custom);
608 // Use XORP to simulate FNEG.
609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
617 // We don't support sin/cos/fmod
618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
621 // Special cases we handle for FP constants.
622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
628 if (!TM.Options.UnsafeFPMath) {
629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
632 } else if (!TM.Options.UseSoftFloat) {
633 // f32 and f64 in x87.
634 // Set up the FP register classes.
635 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
636 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
643 if (!TM.Options.UnsafeFPMath) {
644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
661 // Long double always uses X87.
662 if (!TM.Options.UseSoftFloat) {
663 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
668 addLegalFPImmediate(TmpFlt); // FLD0
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
681 if (!TM.Options.UnsafeFPMath) {
682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
691 setOperationAction(ISD::FMA, MVT::f80, Expand);
694 // Always use a library call for pow.
695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
705 // First set operation action for all vector types to either promote
706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
779 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
780 // No operations on x86mmx supported, everything uses intrinsics.
783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
816 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
833 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
837 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
879 // Do not attempt to custom lower non-power-of-2 vectors
880 if (!isPowerOf2_32(VT.getVectorNumElements()))
882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
900 if (Subtarget->is64Bit()) {
901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
910 // Do not attempt to promote non-128-bit vectors
911 if (!VT.is128BitVector())
914 setOperationAction(ISD::AND, SVT, Promote);
915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
916 setOperationAction(ISD::OR, SVT, Promote);
917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
918 setOperationAction(ISD::XOR, SVT, Promote);
919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
920 setOperationAction(ISD::LOAD, SVT, Promote);
921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
922 setOperationAction(ISD::SELECT, SVT, Promote);
923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
928 // Custom lower v2i64 and v2f64 selects.
929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
938 if (Subtarget->hasSSE41()) {
939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
950 // FIXME: Do we need to handle scalar-to-vector here?
951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
973 // FIXME: these should be Legal but thats only for the case where
974 // the index is constant. For now custom expand to deal with that.
975 if (Subtarget->is64Bit()) {
976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
981 if (Subtarget->hasSSE2()) {
982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1010 if (Subtarget->hasSSE42())
1011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
1013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
1014 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
1021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
1025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
1032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
1039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
1041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
1059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
1064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
1073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
1079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
1084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
1087 // Don't lower v32i8 because there is no 128-bit byte mul
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
1123 // Custom lower several nodes for 256-bit types.
1124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
1138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
1142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
1143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
1146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
1147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
1168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1176 // We want to custom lower some of our intrinsics.
1177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
1180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
1183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
1186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
1197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
1201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
1210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
1211 setTargetDAGCombine(ISD::VSELECT);
1212 setTargetDAGCombine(ISD::SELECT);
1213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
1216 setTargetDAGCombine(ISD::OR);
1217 setTargetDAGCombine(ISD::AND);
1218 setTargetDAGCombine(ISD::ADD);
1219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
1221 setTargetDAGCombine(ISD::SUB);
1222 setTargetDAGCombine(ISD::LOAD);
1223 setTargetDAGCombine(ISD::STORE);
1224 setTargetDAGCombine(ISD::ZERO_EXTEND);
1225 setTargetDAGCombine(ISD::SIGN_EXTEND);
1226 setTargetDAGCombine(ISD::TRUNCATE);
1227 setTargetDAGCombine(ISD::SINT_TO_FP);
1228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
1230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
1233 computeRegisterProperties();
1235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
1237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
1239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
1240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1243 setPrefLoopAlignment(4); // 2^4 bytes.
1244 benefitFromCodePlacementOpt = true;
1246 setPrefFunctionAlignment(4); // 2^4 bytes.
1250 EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
1256 /// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257 /// the desired ByVal argument alignment.
1258 static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
1261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1262 if (VTy->getBitWidth() == 128)
1264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
1269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
1270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1282 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283 /// function arguments in the caller parameter area. For X86, aggregates
1284 /// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285 /// are at 4-byte boundaries.
1286 unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
1287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
1289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
1296 if (Subtarget->hasSSE1())
1297 getMaxByValAlign(Ty, Align);
1301 /// getOptimalMemOpType - Returns the target specific optimal type for load
1302 /// and store operations as a result of memset, memcpy, and memmove
1303 /// lowering. If DstAlign is zero that means it's safe to destination
1304 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305 /// means there isn't a need to check it against alignment requirement,
1306 /// probably because the source does not need to be loaded. If
1307 /// 'IsZeroVal' is true, that means it's safe to return a
1308 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310 /// constant so it does not need to be loaded.
1311 /// It returns EVT::Other if the type should be determined using generic
1312 /// target-independent logic.
1314 X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
1318 MachineFunction &MF) const {
1319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
1322 const Function *F = MF.getFunction();
1324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
1326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
1329 Subtarget->getStackAlignment() >= 16) {
1330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1333 if (Subtarget->hasAVX())
1336 if (Subtarget->hasSSE2())
1338 if (Subtarget->hasSSE1())
1340 } else if (!MemcpyStrSrc && Size >= 8 &&
1341 !Subtarget->is64Bit() &&
1342 Subtarget->getStackAlignment() >= 8 &&
1343 Subtarget->hasSSE2()) {
1344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
1349 if (Subtarget->is64Bit() && Size >= 8)
1354 /// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355 /// current function. The returned value is a member of the
1356 /// MachineJumpTableInfo::JTEntryKind enum.
1357 unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
1362 return MachineJumpTableInfo::EK_Custom32;
1364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1369 X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
1380 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1382 SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
1383 SelectionDAG &DAG) const {
1384 if (!Subtarget->is64Bit())
1385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
1387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
1391 /// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392 /// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1394 const MCExpr *X86TargetLowering::
1395 getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1401 // Otherwise, the reference is relative to the PIC base.
1402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
1405 // FIXME: Why this routine is here? Move to RegInfo!
1406 std::pair<const TargetRegisterClass*, uint8_t>
1407 X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1410 switch (VT.getSimpleVT().SimpleTy) {
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1418 RRC = X86::VR64RegisterClass;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1425 RRC = X86::VR128RegisterClass;
1428 return std::make_pair(RRC, Cost);
1431 bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1452 //===----------------------------------------------------------------------===//
1453 // Return Value Calling Convention Implementation
1454 //===----------------------------------------------------------------------===//
1456 #include "X86GenCallingConv.inc"
1459 X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
1461 const SmallVectorImpl<ISD::OutputArg> &Outs,
1462 LLVMContext &Context) const {
1463 SmallVector<CCValAssign, 16> RVLocs;
1464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
1466 return CCInfo.CheckReturn(Outs, RetCC_X86);
1470 X86TargetLowering::LowerReturn(SDValue Chain,
1471 CallingConv::ID CallConv, bool isVarArg,
1472 const SmallVectorImpl<ISD::OutputArg> &Outs,
1473 const SmallVectorImpl<SDValue> &OutVals,
1474 DebugLoc dl, SelectionDAG &DAG) const {
1475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1478 SmallVector<CCValAssign, 16> RVLocs;
1479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
1480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
1483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
1491 SmallVector<SDValue, 6> RetOps;
1492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
1494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1497 // Copy the result values into the output registers.
1498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
1501 SDValue ValToCopy = OutVals[i];
1502 EVT ValVT = ValToCopy.getValueType();
1504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
1508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1509 report_fatal_error("SSE register return with SSE disabled");
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
1515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
1516 report_fatal_error("SSE2 register return with SSE2 disabled");
1518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
1520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
1522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
1524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
1525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
1526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
1533 if (Subtarget->is64Bit()) {
1534 if (ValVT == MVT::x86mmx) {
1535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
1537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
1541 if (!Subtarget->hasSSE2())
1542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
1547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
1548 Flag = Chain.getValue(1);
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
1561 "SRetReturnReg should have been set in LowerFormalArguments().");
1562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
1564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
1565 Flag = Chain.getValue(1);
1567 // RAX now acts like a return value.
1568 MRI.addLiveOut(X86::RAX);
1571 RetOps[0] = Chain; // Update chain.
1573 // Add the flag if we have it.
1575 RetOps.push_back(Flag);
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
1578 MVT::Other, &RetOps[0], RetOps.size());
1581 bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
1582 if (N->getNumValues() != 1)
1584 if (!N->hasNUsesOfValue(1, 0))
1587 SDValue TCChain = Chain;
1588 SDNode *Copy = *N->use_begin();
1589 if (Copy->getOpcode() == ISD::CopyToReg) {
1590 // If the copy has a glue operand, we conservatively assume it isn't safe to
1591 // perform a tail call.
1592 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1594 TCChain = Copy->getOperand(0);
1595 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
1598 bool HasRet = false;
1599 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1601 if (UI->getOpcode() != X86ISD::RET_FLAG)
1614 X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
1615 ISD::NodeType ExtendKind) const {
1617 // TODO: Is this also valid on 32-bit?
1618 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
1619 ReturnMVT = MVT::i8;
1621 ReturnMVT = MVT::i32;
1623 EVT MinVT = getRegisterType(Context, ReturnMVT);
1624 return VT.bitsLT(MinVT) ? MinVT : VT;
1627 /// LowerCallResult - Lower the result values of a call into the
1628 /// appropriate copies out of appropriate physical registers.
1631 X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
1632 CallingConv::ID CallConv, bool isVarArg,
1633 const SmallVectorImpl<ISD::InputArg> &Ins,
1634 DebugLoc dl, SelectionDAG &DAG,
1635 SmallVectorImpl<SDValue> &InVals) const {
1637 // Assign locations to each value returned by this call.
1638 SmallVector<CCValAssign, 16> RVLocs;
1639 bool Is64Bit = Subtarget->is64Bit();
1640 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1641 getTargetMachine(), RVLocs, *DAG.getContext());
1642 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
1644 // Copy all of the result registers out of their specified physreg.
1645 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1646 CCValAssign &VA = RVLocs[i];
1647 EVT CopyVT = VA.getValVT();
1649 // If this is x86-64, and we disabled SSE, we can't return FP values
1650 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
1651 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
1652 report_fatal_error("SSE register return with SSE disabled");
1657 // If this is a call to a function that returns an fp value on the floating
1658 // point stack, we must guarantee the the value is popped from the stack, so
1659 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1660 // if the return value is not used. We use the FpPOP_RETVAL instruction
1662 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1663 // If we prefer to use the value in xmm registers, copy it out as f80 and
1664 // use a truncate to move it from fp stack reg to xmm reg.
1665 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1666 SDValue Ops[] = { Chain, InFlag };
1667 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1668 MVT::Other, MVT::Glue, Ops, 2), 1);
1669 Val = Chain.getValue(0);
1671 // Round the f80 to the right size, which also moves it to the appropriate
1673 if (CopyVT != VA.getValVT())
1674 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1675 // This truncation won't change the value.
1676 DAG.getIntPtrConstant(1));
1678 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1679 CopyVT, InFlag).getValue(1);
1680 Val = Chain.getValue(0);
1682 InFlag = Chain.getValue(2);
1683 InVals.push_back(Val);
1690 //===----------------------------------------------------------------------===//
1691 // C & StdCall & Fast Calling Convention implementation
1692 //===----------------------------------------------------------------------===//
1693 // StdCall calling convention seems to be standard for many Windows' API
1694 // routines and around. It differs from C calling convention just a little:
1695 // callee should clean up the stack, not caller. Symbols should be also
1696 // decorated in some fancy way :) It doesn't support any vector arguments.
1697 // For info on fast calling convention see Fast Calling Convention (tail call)
1698 // implementation LowerX86_32FastCCCallTo.
1700 /// CallIsStructReturn - Determines whether a call uses struct return
1702 static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1706 return Outs[0].Flags.isSRet();
1709 /// ArgsAreStructReturn - Determines whether a function uses struct
1710 /// return semantics.
1712 ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1716 return Ins[0].Flags.isSRet();
1719 /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1720 /// by "Src" to address "Dst" with size and alignment information specified by
1721 /// the specific parameter attribute. The copy will be passed as a byval
1722 /// function parameter.
1724 CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1725 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1727 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
1729 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
1730 /*isVolatile*/false, /*AlwaysInline=*/true,
1731 MachinePointerInfo(), MachinePointerInfo());
1734 /// IsTailCallConvention - Return true if the calling convention is one that
1735 /// supports tail call optimization.
1736 static bool IsTailCallConvention(CallingConv::ID CC) {
1737 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1740 bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1741 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
1745 CallingConv::ID CalleeCC = CS.getCallingConv();
1746 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1752 /// FuncIsMadeTailCallSafe - Return true if the function is being made into
1753 /// a tailcall target by changing its ABI.
1754 static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1755 bool GuaranteedTailCallOpt) {
1756 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
1760 X86TargetLowering::LowerMemArgument(SDValue Chain,
1761 CallingConv::ID CallConv,
1762 const SmallVectorImpl<ISD::InputArg> &Ins,
1763 DebugLoc dl, SelectionDAG &DAG,
1764 const CCValAssign &VA,
1765 MachineFrameInfo *MFI,
1767 // Create the nodes corresponding to a load from this parameter slot.
1768 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1769 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1770 getTargetMachine().Options.GuaranteedTailCallOpt);
1771 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
1774 // If value is passed by pointer we have address passed instead of the value
1776 if (VA.getLocInfo() == CCValAssign::Indirect)
1777 ValVT = VA.getLocVT();
1779 ValVT = VA.getValVT();
1781 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1782 // changed with more analysis.
1783 // In case of tail call optimization mark all arguments mutable. Since they
1784 // could be overwritten by lowering of arguments in case of a tail call.
1785 if (Flags.isByVal()) {
1786 unsigned Bytes = Flags.getByValSize();
1787 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1788 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
1789 return DAG.getFrameIndex(FI, getPointerTy());
1791 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1792 VA.getLocMemOffset(), isImmutable);
1793 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1794 return DAG.getLoad(ValVT, dl, Chain, FIN,
1795 MachinePointerInfo::getFixedStack(FI),
1796 false, false, false, 0);
1801 X86TargetLowering::LowerFormalArguments(SDValue Chain,
1802 CallingConv::ID CallConv,
1804 const SmallVectorImpl<ISD::InputArg> &Ins,
1807 SmallVectorImpl<SDValue> &InVals)
1809 MachineFunction &MF = DAG.getMachineFunction();
1810 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1812 const Function* Fn = MF.getFunction();
1813 if (Fn->hasExternalLinkage() &&
1814 Subtarget->isTargetCygMing() &&
1815 Fn->getName() == "main")
1816 FuncInfo->setForceFramePointer(true);
1818 MachineFrameInfo *MFI = MF.getFrameInfo();
1819 bool Is64Bit = Subtarget->is64Bit();
1820 bool IsWindows = Subtarget->isTargetWindows();
1821 bool IsWin64 = Subtarget->isTargetWin64();
1823 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1824 "Var args not supported with calling convention fastcc or ghc");
1826 // Assign locations to all of the incoming arguments.
1827 SmallVector<CCValAssign, 16> ArgLocs;
1828 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
1829 ArgLocs, *DAG.getContext());
1831 // Allocate shadow area for Win64
1833 CCInfo.AllocateStack(32, 8);
1836 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
1838 unsigned LastVal = ~0U;
1840 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1841 CCValAssign &VA = ArgLocs[i];
1842 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1844 assert(VA.getValNo() != LastVal &&
1845 "Don't support value assigned to multiple locs yet");
1847 LastVal = VA.getValNo();
1849 if (VA.isRegLoc()) {
1850 EVT RegVT = VA.getLocVT();
1851 const TargetRegisterClass *RC;
1852 if (RegVT == MVT::i32)
1853 RC = X86::GR32RegisterClass;
1854 else if (Is64Bit && RegVT == MVT::i64)
1855 RC = X86::GR64RegisterClass;
1856 else if (RegVT == MVT::f32)
1857 RC = X86::FR32RegisterClass;
1858 else if (RegVT == MVT::f64)
1859 RC = X86::FR64RegisterClass;
1860 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1861 RC = X86::VR256RegisterClass;
1862 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
1863 RC = X86::VR128RegisterClass;
1864 else if (RegVT == MVT::x86mmx)
1865 RC = X86::VR64RegisterClass;
1867 llvm_unreachable("Unknown argument type!");
1869 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
1870 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
1872 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1873 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1875 if (VA.getLocInfo() == CCValAssign::SExt)
1876 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1877 DAG.getValueType(VA.getValVT()));
1878 else if (VA.getLocInfo() == CCValAssign::ZExt)
1879 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1880 DAG.getValueType(VA.getValVT()));
1881 else if (VA.getLocInfo() == CCValAssign::BCvt)
1882 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
1884 if (VA.isExtInLoc()) {
1885 // Handle MMX values passed in XMM regs.
1886 if (RegVT.isVector()) {
1887 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1890 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1893 assert(VA.isMemLoc());
1894 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
1897 // If value is passed via pointer - do a load.
1898 if (VA.getLocInfo() == CCValAssign::Indirect)
1899 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1900 MachinePointerInfo(), false, false, false, 0);
1902 InVals.push_back(ArgValue);
1905 // The x86-64 ABI for returning structs by value requires that we copy
1906 // the sret argument into %rax for the return. Save the argument into
1907 // a virtual register so that we can access it from the return points.
1908 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
1909 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1910 unsigned Reg = FuncInfo->getSRetReturnReg();
1912 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1913 FuncInfo->setSRetReturnReg(Reg);
1915 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
1916 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
1919 unsigned StackSize = CCInfo.getNextStackOffset();
1920 // Align stack specially for tail calls.
1921 if (FuncIsMadeTailCallSafe(CallConv,
1922 MF.getTarget().Options.GuaranteedTailCallOpt))
1923 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
1925 // If the function takes variable number of arguments, make a frame index for
1926 // the start of the first vararg value... for expansion of llvm.va_start.
1928 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1929 CallConv != CallingConv::X86_ThisCall)) {
1930 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
1933 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1935 // FIXME: We should really autogenerate these arrays
1936 static const uint16_t GPR64ArgRegsWin64[] = {
1937 X86::RCX, X86::RDX, X86::R8, X86::R9
1939 static const uint16_t GPR64ArgRegs64Bit[] = {
1940 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1942 static const uint16_t XMMArgRegs64Bit[] = {
1943 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1944 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1946 const uint16_t *GPR64ArgRegs;
1947 unsigned NumXMMRegs = 0;
1950 // The XMM registers which might contain var arg parameters are shadowed
1951 // in their paired GPR. So we only need to save the GPR to their home
1953 TotalNumIntRegs = 4;
1954 GPR64ArgRegs = GPR64ArgRegsWin64;
1956 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1957 GPR64ArgRegs = GPR64ArgRegs64Bit;
1959 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1962 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1965 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
1966 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
1967 "SSE register cannot be used when SSE is disabled!");
1968 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1969 NoImplicitFloatOps) &&
1970 "SSE register cannot be used when SSE is disabled!");
1971 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
1972 !Subtarget->hasSSE1())
1973 // Kernel mode asks for SSE to be disabled, so don't push them
1975 TotalNumXMMRegs = 0;
1978 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
1979 // Get to the caller-allocated home save location. Add 8 to account
1980 // for the return address.
1981 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
1982 FuncInfo->setRegSaveFrameIndex(
1983 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
1984 // Fixup to set vararg frame on shadow area (4 x i64).
1986 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1988 // For X86-64, if there are vararg parameters that are passed via
1989 // registers, then we must store them to their spots on the stack so
1990 // they may be loaded by deferencing the result of va_next.
1991 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1992 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1993 FuncInfo->setRegSaveFrameIndex(
1994 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1998 // Store the integer parameter registers.
1999 SmallVector<SDValue, 8> MemOps;
2000 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2002 unsigned Offset = FuncInfo->getVarArgsGPOffset();
2003 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
2004 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2005 DAG.getIntPtrConstant(Offset));
2006 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
2007 X86::GR64RegisterClass);
2008 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2010 DAG.getStore(Val.getValue(1), dl, Val, FIN,
2011 MachinePointerInfo::getFixedStack(
2012 FuncInfo->getRegSaveFrameIndex(), Offset),
2014 MemOps.push_back(Store);
2018 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2019 // Now store the XMM (fp + vector) parameter registers.
2020 SmallVector<SDValue, 11> SaveXMMOps;
2021 SaveXMMOps.push_back(Chain);
2023 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
2024 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2025 SaveXMMOps.push_back(ALVal);
2027 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2028 FuncInfo->getRegSaveFrameIndex()));
2029 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2030 FuncInfo->getVarArgsFPOffset()));
2032 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
2033 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
2034 X86::VR128RegisterClass);
2035 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2036 SaveXMMOps.push_back(Val);
2038 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2040 &SaveXMMOps[0], SaveXMMOps.size()));
2043 if (!MemOps.empty())
2044 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2045 &MemOps[0], MemOps.size());
2049 // Some CCs need callee pop.
2050 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2051 MF.getTarget().Options.GuaranteedTailCallOpt)) {
2052 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
2054 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
2055 // If this is an sret function, the return should pop the hidden pointer.
2056 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2057 ArgsAreStructReturn(Ins))
2058 FuncInfo->setBytesToPopOnReturn(4);
2062 // RegSaveFrameIndex is X86-64 only.
2063 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
2064 if (CallConv == CallingConv::X86_FastCall ||
2065 CallConv == CallingConv::X86_ThisCall)
2066 // fastcc functions can't have varargs.
2067 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
2070 FuncInfo->setArgumentStackSize(StackSize);
2076 X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2077 SDValue StackPtr, SDValue Arg,
2078 DebugLoc dl, SelectionDAG &DAG,
2079 const CCValAssign &VA,
2080 ISD::ArgFlagsTy Flags) const {
2081 unsigned LocMemOffset = VA.getLocMemOffset();
2082 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2083 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2084 if (Flags.isByVal())
2085 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
2087 return DAG.getStore(Chain, dl, Arg, PtrOff,
2088 MachinePointerInfo::getStack(LocMemOffset),
2092 /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
2093 /// optimization is performed and it is required.
2095 X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
2096 SDValue &OutRetAddr, SDValue Chain,
2097 bool IsTailCall, bool Is64Bit,
2098 int FPDiff, DebugLoc dl) const {
2099 // Adjust the Return address stack slot.
2100 EVT VT = getPointerTy();
2101 OutRetAddr = getReturnAddressFrameIndex(DAG);
2103 // Load the "old" Return address.
2104 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
2105 false, false, false, 0);
2106 return SDValue(OutRetAddr.getNode(), 1);
2109 /// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
2110 /// optimization is performed and it is required (FPDiff!=0).
2112 EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
2113 SDValue Chain, SDValue RetAddrFrIdx,
2114 bool Is64Bit, int FPDiff, DebugLoc dl) {
2115 // Store the return address to the appropriate stack slot.
2116 if (!FPDiff) return Chain;
2117 // Calculate the new stack slot for the return address.
2118 int SlotSize = Is64Bit ? 8 : 4;
2119 int NewReturnAddrFI =
2120 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
2121 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
2122 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
2123 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
2124 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
2130 X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
2131 CallingConv::ID CallConv, bool isVarArg,
2132 bool doesNotRet, bool &isTailCall,
2133 const SmallVectorImpl<ISD::OutputArg> &Outs,
2134 const SmallVectorImpl<SDValue> &OutVals,
2135 const SmallVectorImpl<ISD::InputArg> &Ins,
2136 DebugLoc dl, SelectionDAG &DAG,
2137 SmallVectorImpl<SDValue> &InVals) const {
2138 MachineFunction &MF = DAG.getMachineFunction();
2139 bool Is64Bit = Subtarget->is64Bit();
2140 bool IsWin64 = Subtarget->isTargetWin64();
2141 bool IsWindows = Subtarget->isTargetWindows();
2142 bool IsStructRet = CallIsStructReturn(Outs);
2143 bool IsSibcall = false;
2145 if (MF.getTarget().Options.DisableTailCalls)
2149 // Check if it's really possible to do a tail call.
2150 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2151 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
2152 Outs, OutVals, Ins, DAG);
2154 // Sibcalls are automatically detected tailcalls which do not require
2156 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
2163 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2164 "Var args not supported with calling convention fastcc or ghc");
2166 // Analyze operands of the call, assigning locations to each operand.
2167 SmallVector<CCValAssign, 16> ArgLocs;
2168 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
2169 ArgLocs, *DAG.getContext());
2171 // Allocate shadow area for Win64
2173 CCInfo.AllocateStack(32, 8);
2176 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2178 // Get a count of how many bytes are to be pushed on the stack.
2179 unsigned NumBytes = CCInfo.getNextStackOffset();
2181 // This is a sibcall. The memory operands are available in caller's
2182 // own caller's stack.
2184 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2185 IsTailCallConvention(CallConv))
2186 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
2189 if (isTailCall && !IsSibcall) {
2190 // Lower arguments at fp - stackoffset + fpdiff.
2191 unsigned NumBytesCallerPushed =
2192 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2193 FPDiff = NumBytesCallerPushed - NumBytes;
2195 // Set the delta of movement of the returnaddr stackslot.
2196 // But only set if delta is greater than previous delta.
2197 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2198 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2202 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2204 SDValue RetAddrFrIdx;
2205 // Load return address for tail calls.
2206 if (isTailCall && FPDiff)
2207 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2208 Is64Bit, FPDiff, dl);
2210 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2211 SmallVector<SDValue, 8> MemOpChains;
2214 // Walk the register/memloc assignments, inserting copies/loads. In the case
2215 // of tail call optimization arguments are handle later.
2216 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2217 CCValAssign &VA = ArgLocs[i];
2218 EVT RegVT = VA.getLocVT();
2219 SDValue Arg = OutVals[i];
2220 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2221 bool isByVal = Flags.isByVal();
2223 // Promote the value if needed.
2224 switch (VA.getLocInfo()) {
2225 default: llvm_unreachable("Unknown loc info!");
2226 case CCValAssign::Full: break;
2227 case CCValAssign::SExt:
2228 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
2230 case CCValAssign::ZExt:
2231 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
2233 case CCValAssign::AExt:
2234 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2235 // Special case: passing MMX values in XMM registers.
2236 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
2237 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2238 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
2240 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2242 case CCValAssign::BCvt:
2243 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
2245 case CCValAssign::Indirect: {
2246 // Store the argument.
2247 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
2248 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
2249 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
2250 MachinePointerInfo::getFixedStack(FI),
2257 if (VA.isRegLoc()) {
2258 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2259 if (isVarArg && IsWin64) {
2260 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2261 // shadow reg if callee is a varargs function.
2262 unsigned ShadowReg = 0;
2263 switch (VA.getLocReg()) {
2264 case X86::XMM0: ShadowReg = X86::RCX; break;
2265 case X86::XMM1: ShadowReg = X86::RDX; break;
2266 case X86::XMM2: ShadowReg = X86::R8; break;
2267 case X86::XMM3: ShadowReg = X86::R9; break;
2270 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2272 } else if (!IsSibcall && (!isTailCall || isByVal)) {
2273 assert(VA.isMemLoc());
2274 if (StackPtr.getNode() == 0)
2275 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2276 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2277 dl, DAG, VA, Flags));
2281 if (!MemOpChains.empty())
2282 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2283 &MemOpChains[0], MemOpChains.size());
2285 // Build a sequence of copy-to-reg nodes chained together with token chain
2286 // and flag operands which copy the outgoing args into registers.
2288 // Tail call byval lowering might overwrite argument registers so in case of
2289 // tail call optimization the copies to registers are lowered later.
2291 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2292 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2293 RegsToPass[i].second, InFlag);
2294 InFlag = Chain.getValue(1);
2297 if (Subtarget->isPICStyleGOT()) {
2298 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2301 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2302 DAG.getNode(X86ISD::GlobalBaseReg,
2303 DebugLoc(), getPointerTy()),
2305 InFlag = Chain.getValue(1);
2307 // If we are tail calling and generating PIC/GOT style code load the
2308 // address of the callee into ECX. The value in ecx is used as target of
2309 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2310 // for tail calls on PIC/GOT architectures. Normally we would just put the
2311 // address of GOT into ebx and then call target@PLT. But for tail calls
2312 // ebx would be restored (since ebx is callee saved) before jumping to the
2315 // Note: The actual moving to ECX is done further down.
2316 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2317 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2318 !G->getGlobal()->hasProtectedVisibility())
2319 Callee = LowerGlobalAddress(Callee, DAG);
2320 else if (isa<ExternalSymbolSDNode>(Callee))
2321 Callee = LowerExternalSymbol(Callee, DAG);
2325 if (Is64Bit && isVarArg && !IsWin64) {
2326 // From AMD64 ABI document:
2327 // For calls that may call functions that use varargs or stdargs
2328 // (prototype-less calls or calls to functions containing ellipsis (...) in
2329 // the declaration) %al is used as hidden argument to specify the number
2330 // of SSE registers used. The contents of %al do not need to match exactly
2331 // the number of registers, but must be an ubound on the number of SSE
2332 // registers used and is in the range 0 - 8 inclusive.
2334 // Count the number of XMM registers allocated.
2335 static const uint16_t XMMArgRegs[] = {
2336 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2337 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2339 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
2340 assert((Subtarget->hasSSE1() || !NumXMMRegs)
2341 && "SSE registers cannot be used when SSE is disabled");
2343 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
2344 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
2345 InFlag = Chain.getValue(1);
2349 // For tail calls lower the arguments to the 'real' stack slot.
2351 // Force all the incoming stack arguments to be loaded from the stack
2352 // before any new outgoing arguments are stored to the stack, because the
2353 // outgoing stack slots may alias the incoming argument stack slots, and
2354 // the alias isn't otherwise explicit. This is slightly more conservative
2355 // than necessary, because it means that each store effectively depends
2356 // on every argument instead of just those arguments it would clobber.
2357 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2359 SmallVector<SDValue, 8> MemOpChains2;
2362 // Do not flag preceding copytoreg stuff together with the following stuff.
2364 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
2365 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2366 CCValAssign &VA = ArgLocs[i];
2369 assert(VA.isMemLoc());
2370 SDValue Arg = OutVals[i];
2371 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2372 // Create frame index.
2373 int32_t Offset = VA.getLocMemOffset()+FPDiff;
2374 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
2375 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
2376 FIN = DAG.getFrameIndex(FI, getPointerTy());
2378 if (Flags.isByVal()) {
2379 // Copy relative to framepointer.
2380 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
2381 if (StackPtr.getNode() == 0)
2382 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
2384 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
2386 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2390 // Store relative to framepointer.
2391 MemOpChains2.push_back(
2392 DAG.getStore(ArgChain, dl, Arg, FIN,
2393 MachinePointerInfo::getFixedStack(FI),
2399 if (!MemOpChains2.empty())
2400 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2401 &MemOpChains2[0], MemOpChains2.size());
2403 // Copy arguments to their registers.
2404 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2405 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2406 RegsToPass[i].second, InFlag);
2407 InFlag = Chain.getValue(1);
2411 // Store the return address to the appropriate stack slot.
2412 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
2416 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2417 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2418 // In the 64-bit large code model, we have to make all calls
2419 // through a register, since the call instruction's 32-bit
2420 // pc-relative offset may not be large enough to hold the whole
2422 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2423 // If the callee is a GlobalAddress node (quite common, every direct call
2424 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2427 // We should use extra load for direct calls to dllimported functions in
2429 const GlobalValue *GV = G->getGlobal();
2430 if (!GV->hasDLLImportLinkage()) {
2431 unsigned char OpFlags = 0;
2432 bool ExtraLoad = false;
2433 unsigned WrapperKind = ISD::DELETED_NODE;
2435 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2436 // external symbols most go through the PLT in PIC mode. If the symbol
2437 // has hidden or protected visibility, or if it is static or local, then
2438 // we don't need to use the PLT - we can directly call it.
2439 if (Subtarget->isTargetELF() &&
2440 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
2441 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
2442 OpFlags = X86II::MO_PLT;
2443 } else if (Subtarget->isPICStyleStubAny() &&
2444 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2445 (!Subtarget->getTargetTriple().isMacOSX() ||
2446 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
2447 // PC-relative references to external symbols should go through $stub,
2448 // unless we're building with the leopard linker or later, which
2449 // automatically synthesizes these stubs.
2450 OpFlags = X86II::MO_DARWIN_STUB;
2451 } else if (Subtarget->isPICStyleRIPRel() &&
2452 isa<Function>(GV) &&
2453 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2454 // If the function is marked as non-lazy, generate an indirect call
2455 // which loads from the GOT directly. This avoids runtime overhead
2456 // at the cost of eager binding (and one extra byte of encoding).
2457 OpFlags = X86II::MO_GOTPCREL;
2458 WrapperKind = X86ISD::WrapperRIP;
2462 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
2463 G->getOffset(), OpFlags);
2465 // Add a wrapper if needed.
2466 if (WrapperKind != ISD::DELETED_NODE)
2467 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2468 // Add extra indirection if needed.
2470 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2471 MachinePointerInfo::getGOT(),
2472 false, false, false, 0);
2474 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
2475 unsigned char OpFlags = 0;
2477 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2478 // external symbols should go through the PLT.
2479 if (Subtarget->isTargetELF() &&
2480 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2481 OpFlags = X86II::MO_PLT;
2482 } else if (Subtarget->isPICStyleStubAny() &&
2483 (!Subtarget->getTargetTriple().isMacOSX() ||
2484 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
2485 // PC-relative references to external symbols should go through $stub,
2486 // unless we're building with the leopard linker or later, which
2487 // automatically synthesizes these stubs.
2488 OpFlags = X86II::MO_DARWIN_STUB;
2491 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2495 // Returns a chain & a flag for retval copy to use.
2496 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
2497 SmallVector<SDValue, 8> Ops;
2499 if (!IsSibcall && isTailCall) {
2500 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2501 DAG.getIntPtrConstant(0, true), InFlag);
2502 InFlag = Chain.getValue(1);
2505 Ops.push_back(Chain);
2506 Ops.push_back(Callee);
2509 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
2511 // Add argument registers to the end of the list so that they are known live
2513 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2514 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2515 RegsToPass[i].second.getValueType()));
2517 // Add an implicit use GOT pointer in EBX.
2518 if (!isTailCall && Subtarget->isPICStyleGOT())
2519 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2521 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2522 if (Is64Bit && isVarArg && !IsWin64)
2523 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
2525 // Add a register mask operand representing the call-preserved registers.
2526 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2527 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2528 assert(Mask && "Missing call preserved mask for calling convention");
2529 Ops.push_back(DAG.getRegisterMask(Mask));
2531 if (InFlag.getNode())
2532 Ops.push_back(InFlag);
2536 //// If this is the first return lowered for this function, add the regs
2537 //// to the liveout set for the function.
2538 // This isn't right, although it's probably harmless on x86; liveouts
2539 // should be computed from returns not tail calls. Consider a void
2540 // function making a tail call to a function returning int.
2541 return DAG.getNode(X86ISD::TC_RETURN, dl,
2542 NodeTys, &Ops[0], Ops.size());
2545 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
2546 InFlag = Chain.getValue(1);
2548 // Create the CALLSEQ_END node.
2549 unsigned NumBytesForCalleeToPush;
2550 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2551 getTargetMachine().Options.GuaranteedTailCallOpt))
2552 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
2553 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2555 // If this is a call to a struct-return function, the callee
2556 // pops the hidden struct pointer, so we have to push it back.
2557 // This is common for Darwin/X86, Linux & Mingw32 targets.
2558 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
2559 NumBytesForCalleeToPush = 4;
2561 NumBytesForCalleeToPush = 0; // Callee pops nothing.
2563 // Returns a flag for retval copy to use.
2565 Chain = DAG.getCALLSEQ_END(Chain,
2566 DAG.getIntPtrConstant(NumBytes, true),
2567 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2570 InFlag = Chain.getValue(1);
2573 // Handle result values, copying them out of physregs into vregs that we
2575 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2576 Ins, dl, DAG, InVals);
2580 //===----------------------------------------------------------------------===//
2581 // Fast Calling Convention (tail call) implementation
2582 //===----------------------------------------------------------------------===//
2584 // Like std call, callee cleans arguments, convention except that ECX is
2585 // reserved for storing the tail called function address. Only 2 registers are
2586 // free for argument passing (inreg). Tail call optimization is performed
2588 // * tailcallopt is enabled
2589 // * caller/callee are fastcc
2590 // On X86_64 architecture with GOT-style position independent code only local
2591 // (within module) calls are supported at the moment.
2592 // To keep the stack aligned according to platform abi the function
2593 // GetAlignedArgumentStackSize ensures that argument delta is always multiples
2594 // of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
2595 // If a tail called function callee has more arguments than the caller the
2596 // caller needs to make sure that there is room to move the RETADDR to. This is
2597 // achieved by reserving an area the size of the argument delta right after the
2598 // original REtADDR, but before the saved framepointer or the spilled registers
2599 // e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2611 /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2612 /// for a 16 byte align requirement.
2614 X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2615 SelectionDAG& DAG) const {
2616 MachineFunction &MF = DAG.getMachineFunction();
2617 const TargetMachine &TM = MF.getTarget();
2618 const TargetFrameLowering &TFI = *TM.getFrameLowering();
2619 unsigned StackAlignment = TFI.getStackAlignment();
2620 uint64_t AlignMask = StackAlignment - 1;
2621 int64_t Offset = StackSize;
2622 uint64_t SlotSize = TD->getPointerSize();
2623 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2624 // Number smaller than 12 so just add the difference.
2625 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2627 // Mask out lower bits, add stackalignment once plus the 12 bytes.
2628 Offset = ((~AlignMask) & Offset) + StackAlignment +
2629 (StackAlignment-SlotSize);
2634 /// MatchingStackOffset - Return true if the given stack call argument is
2635 /// already available in the same position (relatively) of the caller's
2636 /// incoming argument stack.
2638 bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2639 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2640 const X86InstrInfo *TII) {
2641 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2643 if (Arg.getOpcode() == ISD::CopyFromReg) {
2644 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2645 if (!TargetRegisterInfo::isVirtualRegister(VR))
2647 MachineInstr *Def = MRI->getVRegDef(VR);
2650 if (!Flags.isByVal()) {
2651 if (!TII->isLoadFromStackSlot(Def, FI))
2654 unsigned Opcode = Def->getOpcode();
2655 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2656 Def->getOperand(1).isFI()) {
2657 FI = Def->getOperand(1).getIndex();
2658 Bytes = Flags.getByValSize();
2662 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2663 if (Flags.isByVal())
2664 // ByVal argument is passed in as a pointer but it's now being
2665 // dereferenced. e.g.
2666 // define @foo(%struct.X* %A) {
2667 // tail call @bar(%struct.X* byval %A)
2670 SDValue Ptr = Ld->getBasePtr();
2671 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2674 FI = FINode->getIndex();
2675 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
2676 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
2677 FI = FINode->getIndex();
2678 Bytes = Flags.getByValSize();
2682 assert(FI != INT_MAX);
2683 if (!MFI->isFixedObjectIndex(FI))
2685 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
2688 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
2689 /// for tail call optimization. Targets which want to do tail call
2690 /// optimization should implement this function.
2692 X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
2693 CallingConv::ID CalleeCC,
2695 bool isCalleeStructRet,
2696 bool isCallerStructRet,
2697 const SmallVectorImpl<ISD::OutputArg> &Outs,
2698 const SmallVectorImpl<SDValue> &OutVals,
2699 const SmallVectorImpl<ISD::InputArg> &Ins,
2700 SelectionDAG& DAG) const {
2701 if (!IsTailCallConvention(CalleeCC) &&
2702 CalleeCC != CallingConv::C)
2705 // If -tailcallopt is specified, make fastcc functions tail-callable.
2706 const MachineFunction &MF = DAG.getMachineFunction();
2707 const Function *CallerF = DAG.getMachineFunction().getFunction();
2708 CallingConv::ID CallerCC = CallerF->getCallingConv();
2709 bool CCMatch = CallerCC == CalleeCC;
2711 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
2712 if (IsTailCallConvention(CalleeCC) && CCMatch)
2717 // Look for obvious safe cases to perform tail call optimization that do not
2718 // require ABI changes. This is what gcc calls sibcall.
2720 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2721 // emit a special epilogue.
2722 if (RegInfo->needsStackRealignment(MF))
2725 // Also avoid sibcall optimization if either caller or callee uses struct
2726 // return semantics.
2727 if (isCalleeStructRet || isCallerStructRet)
2730 // An stdcall caller is expected to clean up its arguments; the callee
2731 // isn't going to do that.
2732 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2735 // Do not sibcall optimize vararg calls unless all arguments are passed via
2737 if (isVarArg && !Outs.empty()) {
2739 // Optimizing for varargs on Win64 is unlikely to be safe without
2740 // additional testing.
2741 if (Subtarget->isTargetWin64())
2744 SmallVector<CCValAssign, 16> ArgLocs;
2745 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2746 getTargetMachine(), ArgLocs, *DAG.getContext());
2748 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2749 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2750 if (!ArgLocs[i].isRegLoc())
2754 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2755 // stack. Therefore, if it's not used by the call it is not safe to optimize
2756 // this into a sibcall.
2757 bool Unused = false;
2758 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2765 SmallVector<CCValAssign, 16> RVLocs;
2766 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2767 getTargetMachine(), RVLocs, *DAG.getContext());
2768 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2769 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2770 CCValAssign &VA = RVLocs[i];
2771 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2776 // If the calling conventions do not match, then we'd better make sure the
2777 // results are returned in the same way as what the caller expects.
2779 SmallVector<CCValAssign, 16> RVLocs1;
2780 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2781 getTargetMachine(), RVLocs1, *DAG.getContext());
2782 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2784 SmallVector<CCValAssign, 16> RVLocs2;
2785 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2786 getTargetMachine(), RVLocs2, *DAG.getContext());
2787 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2789 if (RVLocs1.size() != RVLocs2.size())
2791 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2792 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2794 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2796 if (RVLocs1[i].isRegLoc()) {
2797 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2800 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2806 // If the callee takes no arguments then go on to check the results of the
2808 if (!Outs.empty()) {
2809 // Check if stack adjustment is needed. For now, do not do this if any
2810 // argument is passed on the stack.
2811 SmallVector<CCValAssign, 16> ArgLocs;
2812 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2813 getTargetMachine(), ArgLocs, *DAG.getContext());
2815 // Allocate shadow area for Win64
2816 if (Subtarget->isTargetWin64()) {
2817 CCInfo.AllocateStack(32, 8);
2820 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2821 if (CCInfo.getNextStackOffset()) {
2822 MachineFunction &MF = DAG.getMachineFunction();
2823 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2826 // Check if the arguments are already laid out in the right way as
2827 // the caller's fixed stack objects.
2828 MachineFrameInfo *MFI = MF.getFrameInfo();
2829 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2830 const X86InstrInfo *TII =
2831 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
2832 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2833 CCValAssign &VA = ArgLocs[i];
2834 SDValue Arg = OutVals[i];
2835 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2836 if (VA.getLocInfo() == CCValAssign::Indirect)
2838 if (!VA.isRegLoc()) {
2839 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2846 // If the tailcall address may be in a register, then make sure it's
2847 // possible to register allocate for it. In 32-bit, the call address can
2848 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2849 // callee-saved registers are restored. These happen to be the same
2850 // registers used to pass 'inreg' arguments so watch out for those.
2851 if (!Subtarget->is64Bit() &&
2852 !isa<GlobalAddressSDNode>(Callee) &&
2853 !isa<ExternalSymbolSDNode>(Callee)) {
2854 unsigned NumInRegs = 0;
2855 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2856 CCValAssign &VA = ArgLocs[i];
2859 unsigned Reg = VA.getLocReg();
2862 case X86::EAX: case X86::EDX: case X86::ECX:
2863 if (++NumInRegs == 3)
2875 X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2876 return X86::createFastISel(funcInfo);
2880 //===----------------------------------------------------------------------===//
2881 // Other Lowering Hooks
2882 //===----------------------------------------------------------------------===//
2884 static bool MayFoldLoad(SDValue Op) {
2885 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2888 static bool MayFoldIntoStore(SDValue Op) {
2889 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2892 static bool isTargetShuffle(unsigned Opcode) {
2894 default: return false;
2895 case X86ISD::PSHUFD:
2896 case X86ISD::PSHUFHW:
2897 case X86ISD::PSHUFLW:
2899 case X86ISD::PALIGN:
2900 case X86ISD::MOVLHPS:
2901 case X86ISD::MOVLHPD:
2902 case X86ISD::MOVHLPS:
2903 case X86ISD::MOVLPS:
2904 case X86ISD::MOVLPD:
2905 case X86ISD::MOVSHDUP:
2906 case X86ISD::MOVSLDUP:
2907 case X86ISD::MOVDDUP:
2910 case X86ISD::UNPCKL:
2911 case X86ISD::UNPCKH:
2912 case X86ISD::VPERMILP:
2913 case X86ISD::VPERM2X128:
2918 static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2919 SDValue V1, SelectionDAG &DAG) {
2921 default: llvm_unreachable("Unknown x86 shuffle node");
2922 case X86ISD::MOVSHDUP:
2923 case X86ISD::MOVSLDUP:
2924 case X86ISD::MOVDDUP:
2925 return DAG.getNode(Opc, dl, VT, V1);
2929 static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2930 SDValue V1, unsigned TargetMask,
2931 SelectionDAG &DAG) {
2933 default: llvm_unreachable("Unknown x86 shuffle node");
2934 case X86ISD::PSHUFD:
2935 case X86ISD::PSHUFHW:
2936 case X86ISD::PSHUFLW:
2937 case X86ISD::VPERMILP:
2938 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2942 static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2943 SDValue V1, SDValue V2, unsigned TargetMask,
2944 SelectionDAG &DAG) {
2946 default: llvm_unreachable("Unknown x86 shuffle node");
2947 case X86ISD::PALIGN:
2949 case X86ISD::VPERM2X128:
2950 return DAG.getNode(Opc, dl, VT, V1, V2,
2951 DAG.getConstant(TargetMask, MVT::i8));
2955 static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2956 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2958 default: llvm_unreachable("Unknown x86 shuffle node");
2959 case X86ISD::MOVLHPS:
2960 case X86ISD::MOVLHPD:
2961 case X86ISD::MOVHLPS:
2962 case X86ISD::MOVLPS:
2963 case X86ISD::MOVLPD:
2966 case X86ISD::UNPCKL:
2967 case X86ISD::UNPCKH:
2968 return DAG.getNode(Opc, dl, VT, V1, V2);
2972 SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
2973 MachineFunction &MF = DAG.getMachineFunction();
2974 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2975 int ReturnAddrIndex = FuncInfo->getRAIndex();
2977 if (ReturnAddrIndex == 0) {
2978 // Set up a frame object for the return address.
2979 uint64_t SlotSize = TD->getPointerSize();
2980 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2982 FuncInfo->setRAIndex(ReturnAddrIndex);
2985 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
2989 bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2990 bool hasSymbolicDisplacement) {
2991 // Offset should fit into 32 bit immediate field.
2992 if (!isInt<32>(Offset))
2995 // If we don't have a symbolic displacement - we don't have any extra
2997 if (!hasSymbolicDisplacement)
3000 // FIXME: Some tweaks might be needed for medium code model.
3001 if (M != CodeModel::Small && M != CodeModel::Kernel)
3004 // For small code model we assume that latest object is 16MB before end of 31
3005 // bits boundary. We may also accept pretty large negative constants knowing
3006 // that all objects are in the positive half of address space.
3007 if (M == CodeModel::Small && Offset < 16*1024*1024)
3010 // For kernel code model we know that all object resist in the negative half
3011 // of 32bits address space. We may not accept negative offsets, since they may
3012 // be just off and we may accept pretty large positive ones.
3013 if (M == CodeModel::Kernel && Offset > 0)
3019 /// isCalleePop - Determines whether the callee is required to pop its
3020 /// own arguments. Callee pop is necessary to support tail calls.
3021 bool X86::isCalleePop(CallingConv::ID CallingConv,
3022 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3026 switch (CallingConv) {
3029 case CallingConv::X86_StdCall:
3031 case CallingConv::X86_FastCall:
3033 case CallingConv::X86_ThisCall:
3035 case CallingConv::Fast:
3037 case CallingConv::GHC:
3042 /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3043 /// specific condition code, returning the condition code and the LHS/RHS of the
3044 /// comparison to make.
3045 static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3046 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
3048 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3049 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3050 // X > -1 -> X == 0, jump !sign.
3051 RHS = DAG.getConstant(0, RHS.getValueType());
3052 return X86::COND_NS;
3053 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3054 // X < 0 -> X == 0, jump on sign.
3056 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
3058 RHS = DAG.getConstant(0, RHS.getValueType());
3059 return X86::COND_LE;
3063 switch (SetCCOpcode) {
3064 default: llvm_unreachable("Invalid integer condition!");
3065 case ISD::SETEQ: return X86::COND_E;
3066 case ISD::SETGT: return X86::COND_G;
3067 case ISD::SETGE: return X86::COND_GE;
3068 case ISD::SETLT: return X86::COND_L;
3069 case ISD::SETLE: return X86::COND_LE;
3070 case ISD::SETNE: return X86::COND_NE;
3071 case ISD::SETULT: return X86::COND_B;
3072 case ISD::SETUGT: return X86::COND_A;
3073 case ISD::SETULE: return X86::COND_BE;
3074 case ISD::SETUGE: return X86::COND_AE;
3078 // First determine if it is required or is profitable to flip the operands.
3080 // If LHS is a foldable load, but RHS is not, flip the condition.
3081 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3082 !ISD::isNON_EXTLoad(RHS.getNode())) {
3083 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3084 std::swap(LHS, RHS);
3087 switch (SetCCOpcode) {
3093 std::swap(LHS, RHS);
3097 // On a floating point condition, the flags are set as follows:
3099 // 0 | 0 | 0 | X > Y
3100 // 0 | 0 | 1 | X < Y
3101 // 1 | 0 | 0 | X == Y
3102 // 1 | 1 | 1 | unordered
3103 switch (SetCCOpcode) {
3104 default: llvm_unreachable("Condcode should be pre-legalized away");
3106 case ISD::SETEQ: return X86::COND_E;
3107 case ISD::SETOLT: // flipped
3109 case ISD::SETGT: return X86::COND_A;
3110 case ISD::SETOLE: // flipped
3112 case ISD::SETGE: return X86::COND_AE;
3113 case ISD::SETUGT: // flipped
3115 case ISD::SETLT: return X86::COND_B;
3116 case ISD::SETUGE: // flipped
3118 case ISD::SETLE: return X86::COND_BE;
3120 case ISD::SETNE: return X86::COND_NE;
3121 case ISD::SETUO: return X86::COND_P;
3122 case ISD::SETO: return X86::COND_NP;
3124 case ISD::SETUNE: return X86::COND_INVALID;
3128 /// hasFPCMov - is there a floating point cmov for the specific X86 condition
3129 /// code. Current x86 isa includes the following FP cmov instructions:
3130 /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
3131 static bool hasFPCMov(unsigned X86CC) {
3147 /// isFPImmLegal - Returns true if the target can instruction select the
3148 /// specified FP immediate natively. If false, the legalizer will
3149 /// materialize the FP immediate as a load from a constant pool.
3150 bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3151 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3152 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3158 /// isUndefOrInRange - Return true if Val is undef or if its value falls within
3159 /// the specified range (L, H].
3160 static bool isUndefOrInRange(int Val, int Low, int Hi) {
3161 return (Val < 0) || (Val >= Low && Val < Hi);
3164 /// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3165 /// specified value.
3166 static bool isUndefOrEqual(int Val, int CmpVal) {
3167 if (Val < 0 || Val == CmpVal)
3172 /// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3173 /// from position Pos and ending in Pos+Size, falls within the specified
3174 /// sequential range (L, L+Pos]. or is undef.
3175 static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
3176 int Pos, int Size, int Low) {
3177 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3178 if (!isUndefOrEqual(Mask[i], Low))
3183 /// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3184 /// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3185 /// the second operand.
3186 static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
3187 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
3188 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
3189 if (VT == MVT::v2f64 || VT == MVT::v2i64)
3190 return (Mask[0] < 2 && Mask[1] < 2);
3194 /// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3195 /// is suitable for input to PSHUFHW.
3196 static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
3197 if (VT != MVT::v8i16)
3200 // Lower quadword copied in order or undef.
3201 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3204 // Upper quadword shuffled.
3205 for (unsigned i = 4; i != 8; ++i)
3206 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
3212 /// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3213 /// is suitable for input to PSHUFLW.
3214 static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
3215 if (VT != MVT::v8i16)
3218 // Upper quadword copied in order.
3219 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3222 // Lower quadword shuffled.
3223 for (unsigned i = 0; i != 4; ++i)
3230 /// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3231 /// is suitable for input to PALIGNR.
3232 static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3233 const X86Subtarget *Subtarget) {
3234 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3235 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
3238 unsigned NumElts = VT.getVectorNumElements();
3239 unsigned NumLanes = VT.getSizeInBits()/128;
3240 unsigned NumLaneElts = NumElts/NumLanes;
3242 // Do not handle 64-bit element shuffles with palignr.
3243 if (NumLaneElts == 2)
3246 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3248 for (i = 0; i != NumLaneElts; ++i) {
3253 // Lane is all undef, go to next lane
3254 if (i == NumLaneElts)
3257 int Start = Mask[i+l];
3259 // Make sure its in this lane in one of the sources
3260 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3261 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
3264 // If not lane 0, then we must match lane 0
3265 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3268 // Correct second source to be contiguous with first source
3269 if (Start >= (int)NumElts)
3270 Start -= NumElts - NumLaneElts;
3272 // Make sure we're shifting in the right direction.
3273 if (Start <= (int)(i+l))
3278 // Check the rest of the elements to see if they are consecutive.
3279 for (++i; i != NumLaneElts; ++i) {
3280 int Idx = Mask[i+l];
3282 // Make sure its in this lane
3283 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3284 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3287 // If not lane 0, then we must match lane 0
3288 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3291 if (Idx >= (int)NumElts)
3292 Idx -= NumElts - NumLaneElts;
3294 if (!isUndefOrEqual(Idx, Start+i))
3303 /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3304 /// the two vector operands have swapped position.
3305 static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3306 unsigned NumElems) {
3307 for (unsigned i = 0; i != NumElems; ++i) {
3311 else if (idx < (int)NumElems)
3312 Mask[i] = idx + NumElems;
3314 Mask[i] = idx - NumElems;
3318 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3319 /// specifies a shuffle of elements that is suitable for input to 128/256-bit
3320 /// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3321 /// reverse of what x86 shuffles want.
3322 static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3323 bool Commuted = false) {
3324 if (!HasAVX && VT.getSizeInBits() == 256)
3327 unsigned NumElems = VT.getVectorNumElements();
3328 unsigned NumLanes = VT.getSizeInBits()/128;
3329 unsigned NumLaneElems = NumElems/NumLanes;
3331 if (NumLaneElems != 2 && NumLaneElems != 4)
3334 // VSHUFPSY divides the resulting vector into 4 chunks.
3335 // The sources are also splitted into 4 chunks, and each destination
3336 // chunk must come from a different source chunk.
3338 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3339 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3341 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3342 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3344 // VSHUFPDY divides the resulting vector into 4 chunks.
3345 // The sources are also splitted into 4 chunks, and each destination
3346 // chunk must come from a different source chunk.
3348 // SRC1 => X3 X2 X1 X0
3349 // SRC2 => Y3 Y2 Y1 Y0
3351 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3353 unsigned HalfLaneElems = NumLaneElems/2;
3354 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3355 for (unsigned i = 0; i != NumLaneElems; ++i) {
3356 int Idx = Mask[i+l];
3357 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3358 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3360 // For VSHUFPSY, the mask of the second half must be the same as the
3361 // first but with the appropriate offsets. This works in the same way as
3362 // VPERMILPS works with masks.
3363 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3365 if (!isUndefOrEqual(Idx, Mask[i]+l))
3373 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3374 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
3375 static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
3376 unsigned NumElems = VT.getVectorNumElements();
3378 if (VT.getSizeInBits() != 128)
3384 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
3385 return isUndefOrEqual(Mask[0], 6) &&
3386 isUndefOrEqual(Mask[1], 7) &&
3387 isUndefOrEqual(Mask[2], 2) &&
3388 isUndefOrEqual(Mask[3], 3);
3391 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3392 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3394 static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
3395 unsigned NumElems = VT.getVectorNumElements();
3397 if (VT.getSizeInBits() != 128)
3403 return isUndefOrEqual(Mask[0], 2) &&
3404 isUndefOrEqual(Mask[1], 3) &&
3405 isUndefOrEqual(Mask[2], 2) &&
3406 isUndefOrEqual(Mask[3], 3);
3409 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3410 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
3411 static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
3412 if (VT.getSizeInBits() != 128)
3415 unsigned NumElems = VT.getVectorNumElements();
3417 if (NumElems != 2 && NumElems != 4)
3420 for (unsigned i = 0; i != NumElems/2; ++i)
3421 if (!isUndefOrEqual(Mask[i], i + NumElems))
3424 for (unsigned i = NumElems/2; i != NumElems; ++i)
3425 if (!isUndefOrEqual(Mask[i], i))
3431 /// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3432 /// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3433 static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3434 unsigned NumElems = VT.getVectorNumElements();
3436 if ((NumElems != 2 && NumElems != 4)
3437 || VT.getSizeInBits() > 128)
3440 for (unsigned i = 0; i != NumElems/2; ++i)
3441 if (!isUndefOrEqual(Mask[i], i))
3444 for (unsigned i = 0; i != NumElems/2; ++i)
3445 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
3451 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3452 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
3453 static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
3454 bool HasAVX2, bool V2IsSplat = false) {
3455 unsigned NumElts = VT.getVectorNumElements();
3457 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3458 "Unsupported vector type for unpckh");
3460 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3461 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
3464 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3465 // independently on 128-bit lanes.
3466 unsigned NumLanes = VT.getSizeInBits()/128;
3467 unsigned NumLaneElts = NumElts/NumLanes;
3469 for (unsigned l = 0; l != NumLanes; ++l) {
3470 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3471 i != (l+1)*NumLaneElts;
3474 int BitI1 = Mask[i+1];
3475 if (!isUndefOrEqual(BitI, j))
3478 if (!isUndefOrEqual(BitI1, NumElts))
3481 if (!isUndefOrEqual(BitI1, j + NumElts))
3490 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3491 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
3492 static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
3493 bool HasAVX2, bool V2IsSplat = false) {
3494 unsigned NumElts = VT.getVectorNumElements();
3496 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3497 "Unsupported vector type for unpckh");
3499 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3500 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
3503 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3504 // independently on 128-bit lanes.
3505 unsigned NumLanes = VT.getSizeInBits()/128;
3506 unsigned NumLaneElts = NumElts/NumLanes;
3508 for (unsigned l = 0; l != NumLanes; ++l) {
3509 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3510 i != (l+1)*NumLaneElts; i += 2, ++j) {
3512 int BitI1 = Mask[i+1];
3513 if (!isUndefOrEqual(BitI, j))
3516 if (isUndefOrEqual(BitI1, NumElts))
3519 if (!isUndefOrEqual(BitI1, j+NumElts))
3527 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3528 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3530 static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
3532 unsigned NumElts = VT.getVectorNumElements();
3534 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3535 "Unsupported vector type for unpckh");
3537 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3538 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
3541 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3542 // FIXME: Need a better way to get rid of this, there's no latency difference
3543 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3544 // the former later. We should also remove the "_undef" special mask.
3545 if (NumElts == 4 && VT.getSizeInBits() == 256)
3548 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3549 // independently on 128-bit lanes.
3550 unsigned NumLanes = VT.getSizeInBits()/128;
3551 unsigned NumLaneElts = NumElts/NumLanes;
3553 for (unsigned l = 0; l != NumLanes; ++l) {
3554 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3555 i != (l+1)*NumLaneElts;
3558 int BitI1 = Mask[i+1];
3560 if (!isUndefOrEqual(BitI, j))
3562 if (!isUndefOrEqual(BitI1, j))
3570 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3571 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3573 static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3574 unsigned NumElts = VT.getVectorNumElements();
3576 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3577 "Unsupported vector type for unpckh");
3579 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3580 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
3583 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3584 // independently on 128-bit lanes.
3585 unsigned NumLanes = VT.getSizeInBits()/128;
3586 unsigned NumLaneElts = NumElts/NumLanes;
3588 for (unsigned l = 0; l != NumLanes; ++l) {
3589 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3590 i != (l+1)*NumLaneElts; i += 2, ++j) {
3592 int BitI1 = Mask[i+1];
3593 if (!isUndefOrEqual(BitI, j))
3595 if (!isUndefOrEqual(BitI1, j))
3602 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3603 /// specifies a shuffle of elements that is suitable for input to MOVSS,
3604 /// MOVSD, and MOVD, i.e. setting the lowest element.
3605 static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
3606 if (VT.getVectorElementType().getSizeInBits() < 32)
3608 if (VT.getSizeInBits() == 256)
3611 unsigned NumElts = VT.getVectorNumElements();
3613 if (!isUndefOrEqual(Mask[0], NumElts))
3616 for (unsigned i = 1; i != NumElts; ++i)
3617 if (!isUndefOrEqual(Mask[i], i))
3623 /// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
3624 /// as permutations between 128-bit chunks or halves. As an example: this
3626 /// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3627 /// The first half comes from the second half of V1 and the second half from the
3628 /// the second half of V2.
3629 static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
3630 if (!HasAVX || VT.getSizeInBits() != 256)
3633 // The shuffle result is divided into half A and half B. In total the two
3634 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3635 // B must come from C, D, E or F.
3636 unsigned HalfSize = VT.getVectorNumElements()/2;
3637 bool MatchA = false, MatchB = false;
3639 // Check if A comes from one of C, D, E, F.
3640 for (unsigned Half = 0; Half != 4; ++Half) {
3641 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3647 // Check if B comes from one of C, D, E, F.
3648 for (unsigned Half = 0; Half != 4; ++Half) {
3649 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3655 return MatchA && MatchB;
3658 /// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3659 /// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
3660 static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
3661 EVT VT = SVOp->getValueType(0);
3663 unsigned HalfSize = VT.getVectorNumElements()/2;
3665 unsigned FstHalf = 0, SndHalf = 0;
3666 for (unsigned i = 0; i < HalfSize; ++i) {
3667 if (SVOp->getMaskElt(i) > 0) {
3668 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3672 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
3673 if (SVOp->getMaskElt(i) > 0) {
3674 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3679 return (FstHalf | (SndHalf << 4));
3682 /// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
3683 /// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3684 /// Note that VPERMIL mask matching is different depending whether theunderlying
3685 /// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3686 /// to the same elements of the low, but to the higher half of the source.
3687 /// In VPERMILPD the two lanes could be shuffled independently of each other
3688 /// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
3689 static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
3693 unsigned NumElts = VT.getVectorNumElements();
3694 // Only match 256-bit with 32/64-bit types
3695 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
3698 unsigned NumLanes = VT.getSizeInBits()/128;
3699 unsigned LaneSize = NumElts/NumLanes;
3700 for (unsigned l = 0; l != NumElts; l += LaneSize) {
3701 for (unsigned i = 0; i != LaneSize; ++i) {
3702 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
3704 if (NumElts != 8 || l == 0)
3706 // VPERMILPS handling
3709 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
3717 /// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
3718 /// of what x86 movss want. X86 movs requires the lowest element to be lowest
3719 /// element of vector 2 and the other elements to come from vector 1 in order.
3720 static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
3721 bool V2IsSplat = false, bool V2IsUndef = false) {
3722 unsigned NumOps = VT.getVectorNumElements();
3723 if (VT.getSizeInBits() == 256)
3725 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
3728 if (!isUndefOrEqual(Mask[0], 0))
3731 for (unsigned i = 1; i != NumOps; ++i)
3732 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3733 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3734 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
3740 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3741 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
3742 /// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3743 static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
3744 const X86Subtarget *Subtarget) {
3745 if (!Subtarget->hasSSE3())
3748 unsigned NumElems = VT.getVectorNumElements();
3750 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3751 (VT.getSizeInBits() == 256 && NumElems != 8))
3754 // "i+1" is the value the indexed mask element must have
3755 for (unsigned i = 0; i != NumElems; i += 2)
3756 if (!isUndefOrEqual(Mask[i], i+1) ||
3757 !isUndefOrEqual(Mask[i+1], i+1))
3763 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3764 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
3765 /// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3766 static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
3767 const X86Subtarget *Subtarget) {
3768 if (!Subtarget->hasSSE3())
3771 unsigned NumElems = VT.getVectorNumElements();
3773 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3774 (VT.getSizeInBits() == 256 && NumElems != 8))
3777 // "i" is the value the indexed mask element must have
3778 for (unsigned i = 0; i != NumElems; i += 2)
3779 if (!isUndefOrEqual(Mask[i], i) ||
3780 !isUndefOrEqual(Mask[i+1], i))
3786 /// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3787 /// specifies a shuffle of elements that is suitable for input to 256-bit
3788 /// version of MOVDDUP.
3789 static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
3790 unsigned NumElts = VT.getVectorNumElements();
3792 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
3795 for (unsigned i = 0; i != NumElts/2; ++i)
3796 if (!isUndefOrEqual(Mask[i], 0))
3798 for (unsigned i = NumElts/2; i != NumElts; ++i)
3799 if (!isUndefOrEqual(Mask[i], NumElts/2))
3804 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3805 /// specifies a shuffle of elements that is suitable for input to 128-bit
3806 /// version of MOVDDUP.
3807 static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
3808 if (VT.getSizeInBits() != 128)
3811 unsigned e = VT.getVectorNumElements() / 2;
3812 for (unsigned i = 0; i != e; ++i)
3813 if (!isUndefOrEqual(Mask[i], i))
3815 for (unsigned i = 0; i != e; ++i)
3816 if (!isUndefOrEqual(Mask[e+i], i))
3821 /// isVEXTRACTF128Index - Return true if the specified
3822 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3823 /// suitable for input to VEXTRACTF128.
3824 bool X86::isVEXTRACTF128Index(SDNode *N) {
3825 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3828 // The index should be aligned on a 128-bit boundary.
3830 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3832 unsigned VL = N->getValueType(0).getVectorNumElements();
3833 unsigned VBits = N->getValueType(0).getSizeInBits();
3834 unsigned ElSize = VBits / VL;
3835 bool Result = (Index * ElSize) % 128 == 0;
3840 /// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3841 /// operand specifies a subvector insert that is suitable for input to
3843 bool X86::isVINSERTF128Index(SDNode *N) {
3844 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3847 // The index should be aligned on a 128-bit boundary.
3849 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3851 unsigned VL = N->getValueType(0).getVectorNumElements();
3852 unsigned VBits = N->getValueType(0).getSizeInBits();
3853 unsigned ElSize = VBits / VL;
3854 bool Result = (Index * ElSize) % 128 == 0;
3859 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
3860 /// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
3861 /// Handles 128-bit and 256-bit.
3862 static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
3863 EVT VT = N->getValueType(0);
3865 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3866 "Unsupported vector type for PSHUF/SHUFP");
3868 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3869 // independently on 128-bit lanes.
3870 unsigned NumElts = VT.getVectorNumElements();
3871 unsigned NumLanes = VT.getSizeInBits()/128;
3872 unsigned NumLaneElts = NumElts/NumLanes;
3874 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3875 "Only supports 2 or 4 elements per lane");
3877 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
3879 for (unsigned i = 0; i != NumElts; ++i) {
3880 int Elt = N->getMaskElt(i);
3881 if (Elt < 0) continue;
3883 unsigned ShAmt = i << Shift;
3884 if (ShAmt >= 8) ShAmt -= 8;
3885 Mask |= Elt << ShAmt;
3891 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
3892 /// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
3893 static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
3895 // 8 nodes, but we only care about the last 4.
3896 for (unsigned i = 7; i >= 4; --i) {
3897 int Val = N->getMaskElt(i);
3906 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
3907 /// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
3908 static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
3910 // 8 nodes, but we only care about the first 4.
3911 for (int i = 3; i >= 0; --i) {
3912 int Val = N->getMaskElt(i);
3921 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3922 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3923 static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3924 EVT VT = SVOp->getValueType(0);
3925 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
3927 unsigned NumElts = VT.getVectorNumElements();
3928 unsigned NumLanes = VT.getSizeInBits()/128;
3929 unsigned NumLaneElts = NumElts/NumLanes;
3933 for (i = 0; i != NumElts; ++i) {
3934 Val = SVOp->getMaskElt(i);
3938 if (Val >= (int)NumElts)
3939 Val -= NumElts - NumLaneElts;
3941 assert(Val - i > 0 && "PALIGNR imm should be positive");
3942 return (Val - i) * EltSize;
3945 /// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3946 /// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3948 unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3949 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3950 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3953 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3955 EVT VecVT = N->getOperand(0).getValueType();
3956 EVT ElVT = VecVT.getVectorElementType();
3958 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
3959 return Index / NumElemsPerChunk;
3962 /// getInsertVINSERTF128Immediate - Return the appropriate immediate
3963 /// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3965 unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3966 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3967 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3970 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3972 EVT VecVT = N->getValueType(0);
3973 EVT ElVT = VecVT.getVectorElementType();
3975 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
3976 return Index / NumElemsPerChunk;
3979 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
3981 bool X86::isZeroNode(SDValue Elt) {
3982 return ((isa<ConstantSDNode>(Elt) &&
3983 cast<ConstantSDNode>(Elt)->isNullValue()) ||
3984 (isa<ConstantFPSDNode>(Elt) &&
3985 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3988 /// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3989 /// their permute mask.
3990 static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3991 SelectionDAG &DAG) {
3992 EVT VT = SVOp->getValueType(0);
3993 unsigned NumElems = VT.getVectorNumElements();
3994 SmallVector<int, 8> MaskVec;
3996 for (unsigned i = 0; i != NumElems; ++i) {
3997 int idx = SVOp->getMaskElt(i);
3999 MaskVec.push_back(idx);
4000 else if (idx < (int)NumElems)
4001 MaskVec.push_back(idx + NumElems);
4003 MaskVec.push_back(idx - NumElems);
4005 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4006 SVOp->getOperand(0), &MaskVec[0]);
4009 /// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4010 /// match movhlps. The lower half elements should come from upper half of
4011 /// V1 (and in order), and the upper half elements should come from the upper
4012 /// half of V2 (and in order).
4013 static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
4014 if (VT.getSizeInBits() != 128)
4016 if (VT.getVectorNumElements() != 4)
4018 for (unsigned i = 0, e = 2; i != e; ++i)
4019 if (!isUndefOrEqual(Mask[i], i+2))
4021 for (unsigned i = 2; i != 4; ++i)
4022 if (!isUndefOrEqual(Mask[i], i+4))
4027 /// isScalarLoadToVector - Returns true if the node is a scalar load that
4028 /// is promoted to a vector. It also returns the LoadSDNode by reference if
4030 static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
4031 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4033 N = N->getOperand(0).getNode();
4034 if (!ISD::isNON_EXTLoad(N))
4037 *LD = cast<LoadSDNode>(N);
4041 // Test whether the given value is a vector value which will be legalized
4043 static bool WillBeConstantPoolLoad(SDNode *N) {
4044 if (N->getOpcode() != ISD::BUILD_VECTOR)
4047 // Check for any non-constant elements.
4048 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4049 switch (N->getOperand(i).getNode()->getOpcode()) {
4051 case ISD::ConstantFP:
4058 // Vectors of all-zeros and all-ones are materialized with special
4059 // instructions rather than being loaded.
4060 return !ISD::isBuildVectorAllZeros(N) &&
4061 !ISD::isBuildVectorAllOnes(N);
4064 /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4065 /// match movlp{s|d}. The lower half elements should come from lower half of
4066 /// V1 (and in order), and the upper half elements should come from the upper
4067 /// half of V2 (and in order). And since V1 will become the source of the
4068 /// MOVLP, it must be either a vector load or a scalar load to vector.
4069 static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4070 ArrayRef<int> Mask, EVT VT) {
4071 if (VT.getSizeInBits() != 128)
4074 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
4076 // Is V2 is a vector load, don't do this transformation. We will try to use
4077 // load folding shufps op.
4078 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
4081 unsigned NumElems = VT.getVectorNumElements();
4083 if (NumElems != 2 && NumElems != 4)
4085 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
4086 if (!isUndefOrEqual(Mask[i], i))
4088 for (unsigned i = NumElems/2; i != NumElems; ++i)
4089 if (!isUndefOrEqual(Mask[i], i+NumElems))
4094 /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4096 static bool isSplatVector(SDNode *N) {
4097 if (N->getOpcode() != ISD::BUILD_VECTOR)
4100 SDValue SplatValue = N->getOperand(0);
4101 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4102 if (N->getOperand(i) != SplatValue)
4107 /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
4108 /// to an zero vector.
4109 /// FIXME: move to dag combiner / method on ShuffleVectorSDNode
4110 static bool isZeroShuffle(ShuffleVectorSDNode *N) {
4111 SDValue V1 = N->getOperand(0);
4112 SDValue V2 = N->getOperand(1);
4113 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4114 for (unsigned i = 0; i != NumElems; ++i) {
4115 int Idx = N->getMaskElt(i);
4116 if (Idx >= (int)NumElems) {
4117 unsigned Opc = V2.getOpcode();
4118 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4120 if (Opc != ISD::BUILD_VECTOR ||
4121 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
4123 } else if (Idx >= 0) {
4124 unsigned Opc = V1.getOpcode();
4125 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4127 if (Opc != ISD::BUILD_VECTOR ||
4128 !X86::isZeroNode(V1.getOperand(Idx)))
4135 /// getZeroVector - Returns a vector of specified type with all zero elements.
4137 static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
4138 SelectionDAG &DAG, DebugLoc dl) {
4139 assert(VT.isVector() && "Expected a vector type");
4141 // Always build SSE zero vectors as <4 x i32> bitcasted
4142 // to their dest type. This ensures they get CSE'd.
4144 if (VT.getSizeInBits() == 128) { // SSE
4145 if (Subtarget->hasSSE2()) { // SSE2
4146 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4147 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4149 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4150 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4152 } else if (VT.getSizeInBits() == 256) { // AVX
4153 if (Subtarget->hasAVX2()) { // AVX2
4154 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4155 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4156 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4158 // 256-bit logic and arithmetic instructions in AVX are all
4159 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4160 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4161 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4162 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4165 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
4168 /// getOnesVector - Returns a vector of specified type with all bits set.
4169 /// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4170 /// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4171 /// Then bitcast to their original type, ensuring they get CSE'd.
4172 static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4174 assert(VT.isVector() && "Expected a vector type");
4175 assert((VT.is128BitVector() || VT.is256BitVector())
4176 && "Expected a 128-bit or 256-bit vector type");
4178 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
4180 if (VT.getSizeInBits() == 256) {
4181 if (HasAVX2) { // AVX2
4182 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4183 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4185 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4186 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4187 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4188 Vec = Insert128BitVector(InsV, Vec,
4189 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4192 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4195 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
4198 /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4199 /// that point to V2 points to its first element.
4200 static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
4201 for (unsigned i = 0; i != NumElems; ++i) {
4202 if (Mask[i] > (int)NumElems) {
4208 /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4209 /// operation of specified width.
4210 static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
4212 unsigned NumElems = VT.getVectorNumElements();
4213 SmallVector<int, 8> Mask;
4214 Mask.push_back(NumElems);
4215 for (unsigned i = 1; i != NumElems; ++i)
4217 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
4220 /// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
4221 static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
4223 unsigned NumElems = VT.getVectorNumElements();
4224 SmallVector<int, 8> Mask;
4225 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
4227 Mask.push_back(i + NumElems);
4229 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
4232 /// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
4233 static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
4235 unsigned NumElems = VT.getVectorNumElements();
4236 unsigned Half = NumElems/2;
4237 SmallVector<int, 8> Mask;
4238 for (unsigned i = 0; i != Half; ++i) {
4239 Mask.push_back(i + Half);
4240 Mask.push_back(i + NumElems + Half);
4242 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
4245 // PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
4246 // a generic shuffle instruction because the target has no such instructions.
4247 // Generate shuffles which repeat i16 and i8 several times until they can be
4248 // represented by v4f32 and then be manipulated by target suported shuffles.
4249 static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
4250 EVT VT = V.getValueType();
4251 int NumElems = VT.getVectorNumElements();
4252 DebugLoc dl = V.getDebugLoc();
4254 while (NumElems > 4) {
4255 if (EltNo < NumElems/2) {
4256 V = getUnpackl(DAG, dl, VT, V, V);
4258 V = getUnpackh(DAG, dl, VT, V, V);
4259 EltNo -= NumElems/2;
4266 /// getLegalSplat - Generate a legal splat with supported x86 shuffles
4267 static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4268 EVT VT = V.getValueType();
4269 DebugLoc dl = V.getDebugLoc();
4270 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4271 && "Vector size not supported");
4273 if (VT.getSizeInBits() == 128) {
4274 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
4275 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
4276 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4279 // To use VPERMILPS to splat scalars, the second half of indicies must
4280 // refer to the higher part, which is a duplication of the lower one,
4281 // because VPERMILPS can only handle in-lane permutations.
4282 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4283 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
4285 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4286 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4290 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4293 /// PromoteSplat - Splat is promoted to target supported vector shuffles.
4294 static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4295 EVT SrcVT = SV->getValueType(0);
4296 SDValue V1 = SV->getOperand(0);
4297 DebugLoc dl = SV->getDebugLoc();
4299 int EltNo = SV->getSplatIndex();
4300 int NumElems = SrcVT.getVectorNumElements();
4301 unsigned Size = SrcVT.getSizeInBits();
4303 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4304 "Unknown how to promote splat for type");
4306 // Extract the 128-bit part containing the splat element and update
4307 // the splat element index when it refers to the higher register.
4309 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
4310 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4312 EltNo -= NumElems/2;
4315 // All i16 and i8 vector types can't be used directly by a generic shuffle
4316 // instruction because the target has no such instruction. Generate shuffles
4317 // which repeat i16 and i8 several times until they fit in i32, and then can
4318 // be manipulated by target suported shuffles.
4319 EVT EltVT = SrcVT.getVectorElementType();
4320 if (EltVT == MVT::i8 || EltVT == MVT::i16)
4321 V1 = PromoteSplati8i16(V1, DAG, EltNo);
4323 // Recreate the 256-bit vector and place the same 128-bit vector
4324 // into the low and high part. This is necessary because we want
4325 // to use VPERM* to shuffle the vectors
4327 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4328 DAG.getConstant(0, MVT::i32), DAG, dl);
4329 V1 = Insert128BitVector(InsV, V1,
4330 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4333 return getLegalSplat(DAG, V1, EltNo);
4336 /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
4337 /// vector of zero or undef vector. This produces a shuffle where the low
4338 /// element of V2 is swizzled into the zero/undef vector, landing at element
4339 /// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
4340 static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
4342 const X86Subtarget *Subtarget,
4343 SelectionDAG &DAG) {
4344 EVT VT = V2.getValueType();
4346 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4347 unsigned NumElems = VT.getVectorNumElements();
4348 SmallVector<int, 16> MaskVec;
4349 for (unsigned i = 0; i != NumElems; ++i)
4350 // If this is the insertion idx, put the low elt of V2 here.
4351 MaskVec.push_back(i == Idx ? NumElems : i);
4352 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
4355 /// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4356 /// target specific opcode. Returns true if the Mask could be calculated.
4357 /// Sets IsUnary to true if only uses one source.
4358 static bool getTargetShuffleMask(SDNode *N, EVT VT,
4359 SmallVectorImpl<int> &Mask, bool &IsUnary) {
4360 unsigned NumElems = VT.getVectorNumElements();
4364 switch(N->getOpcode()) {
4366 ImmN = N->getOperand(N->getNumOperands()-1);
4367 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4369 case X86ISD::UNPCKH:
4370 DecodeUNPCKHMask(VT, Mask);
4372 case X86ISD::UNPCKL:
4373 DecodeUNPCKLMask(VT, Mask);
4375 case X86ISD::MOVHLPS:
4376 DecodeMOVHLPSMask(NumElems, Mask);
4378 case X86ISD::MOVLHPS:
4379 DecodeMOVLHPSMask(NumElems, Mask);
4381 case X86ISD::PSHUFD:
4382 case X86ISD::VPERMILP:
4383 ImmN = N->getOperand(N->getNumOperands()-1);
4384 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4387 case X86ISD::PSHUFHW:
4388 ImmN = N->getOperand(N->getNumOperands()-1);
4389 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4392 case X86ISD::PSHUFLW:
4393 ImmN = N->getOperand(N->getNumOperands()-1);
4394 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4398 case X86ISD::MOVSD: {
4399 // The index 0 always comes from the first element of the second source,
4400 // this is why MOVSS and MOVSD are used in the first place. The other
4401 // elements come from the other positions of the first source vector
4402 Mask.push_back(NumElems);
4403 for (unsigned i = 1; i != NumElems; ++i) {
4408 case X86ISD::VPERM2X128:
4409 ImmN = N->getOperand(N->getNumOperands()-1);
4410 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4412 case X86ISD::MOVDDUP:
4413 case X86ISD::MOVLHPD:
4414 case X86ISD::MOVLPD:
4415 case X86ISD::MOVLPS:
4416 case X86ISD::MOVSHDUP:
4417 case X86ISD::MOVSLDUP:
4418 case X86ISD::PALIGN:
4419 // Not yet implemented
4421 default: llvm_unreachable("unknown target shuffle node");
4427 /// getShuffleScalarElt - Returns the scalar element that will make up the ith
4428 /// element of the result of the vector shuffle.
4429 static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
4432 return SDValue(); // Limit search depth.
4434 SDValue V = SDValue(N, 0);
4435 EVT VT = V.getValueType();
4436 unsigned Opcode = V.getOpcode();
4438 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4439 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4440 int Elt = SV->getMaskElt(Index);
4443 return DAG.getUNDEF(VT.getVectorElementType());
4445 unsigned NumElems = VT.getVectorNumElements();
4446 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4447 : SV->getOperand(1);
4448 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
4451 // Recurse into target specific vector shuffles to find scalars.
4452 if (isTargetShuffle(Opcode)) {
4453 unsigned NumElems = VT.getVectorNumElements();
4454 SmallVector<int, 16> ShuffleMask;
4458 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
4461 int Elt = ShuffleMask[Index];
4463 return DAG.getUNDEF(VT.getVectorElementType());
4465 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
4467 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
4471 // Actual nodes that may contain scalar elements
4472 if (Opcode == ISD::BITCAST) {
4473 V = V.getOperand(0);
4474 EVT SrcVT = V.getValueType();
4475 unsigned NumElems = VT.getVectorNumElements();
4477 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
4481 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4482 return (Index == 0) ? V.getOperand(0)
4483 : DAG.getUNDEF(VT.getVectorElementType());
4485 if (V.getOpcode() == ISD::BUILD_VECTOR)
4486 return V.getOperand(Index);
4491 /// getNumOfConsecutiveZeros - Return the number of elements of a vector
4492 /// shuffle operation which come from a consecutively from a zero. The
4493 /// search can start in two different directions, from left or right.
4495 unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
4496 bool ZerosFromLeft, SelectionDAG &DAG) {
4498 for (i = 0; i != NumElems; ++i) {
4499 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
4500 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
4501 if (!(Elt.getNode() &&
4502 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4509 /// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4510 /// correspond consecutively to elements from one of the vector operands,
4511 /// starting from its index OpIdx. Also tell OpNum which source vector operand.
4513 bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4514 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4515 unsigned NumElems, unsigned &OpNum) {
4516 bool SeenV1 = false;
4517 bool SeenV2 = false;
4519 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
4520 int Idx = SVOp->getMaskElt(i);
4521 // Ignore undef indicies
4525 if (Idx < (int)NumElems)
4530 // Only accept consecutive elements from the same vector
4531 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4535 OpNum = SeenV1 ? 0 : 1;
4539 /// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4540 /// logical left shift of a vector.
4541 static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4542 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4543 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4544 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4545 false /* check zeros from right */, DAG);
4551 // Considering the elements in the mask that are not consecutive zeros,
4552 // check if they consecutively come from only one of the source vectors.
4554 // V1 = {X, A, B, C} 0
4556 // vector_shuffle V1, V2 <1, 2, 3, X>
4558 if (!isShuffleMaskConsecutive(SVOp,
4559 0, // Mask Start Index
4560 NumElems-NumZeros, // Mask End Index(exclusive)
4561 NumZeros, // Where to start looking in the src vector
4562 NumElems, // Number of elements in vector
4563 OpSrc)) // Which source operand ?
4568 ShVal = SVOp->getOperand(OpSrc);
4572 /// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4573 /// logical left shift of a vector.
4574 static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4575 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4576 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4577 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4578 true /* check zeros from left */, DAG);
4584 // Considering the elements in the mask that are not consecutive zeros,
4585 // check if they consecutively come from only one of the source vectors.
4587 // 0 { A, B, X, X } = V2
4589 // vector_shuffle V1, V2 <X, X, 4, 5>
4591 if (!isShuffleMaskConsecutive(SVOp,
4592 NumZeros, // Mask Start Index
4593 NumElems, // Mask End Index(exclusive)
4594 0, // Where to start looking in the src vector
4595 NumElems, // Number of elements in vector
4596 OpSrc)) // Which source operand ?
4601 ShVal = SVOp->getOperand(OpSrc);
4605 /// isVectorShift - Returns true if the shuffle can be implemented as a
4606 /// logical left or right shift of a vector.
4607 static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4608 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4609 // Although the logic below support any bitwidth size, there are no
4610 // shift instructions which handle more than 128-bit vectors.
4611 if (SVOp->getValueType(0).getSizeInBits() > 128)
4614 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4615 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4621 /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4623 static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
4624 unsigned NumNonZero, unsigned NumZero,
4626 const X86Subtarget* Subtarget,
4627 const TargetLowering &TLI) {
4631 DebugLoc dl = Op.getDebugLoc();
4634 for (unsigned i = 0; i < 16; ++i) {
4635 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4636 if (ThisIsNonZero && First) {
4638 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
4640 V = DAG.getUNDEF(MVT::v8i16);
4645 SDValue ThisElt(0, 0), LastElt(0, 0);
4646 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4647 if (LastIsNonZero) {
4648 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
4649 MVT::i16, Op.getOperand(i-1));
4651 if (ThisIsNonZero) {
4652 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4653 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4654 ThisElt, DAG.getConstant(8, MVT::i8));
4656 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
4660 if (ThisElt.getNode())
4661 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
4662 DAG.getIntPtrConstant(i/2));
4666 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
4669 /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
4671 static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
4672 unsigned NumNonZero, unsigned NumZero,
4674 const X86Subtarget* Subtarget,
4675 const TargetLowering &TLI) {
4679 DebugLoc dl = Op.getDebugLoc();
4682 for (unsigned i = 0; i < 8; ++i) {
4683 bool isNonZero = (NonZeros & (1 << i)) != 0;
4687 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
4689 V = DAG.getUNDEF(MVT::v8i16);
4692 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
4693 MVT::v8i16, V, Op.getOperand(i),
4694 DAG.getIntPtrConstant(i));
4701 /// getVShift - Return a vector logical shift node.
4703 static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
4704 unsigned NumBits, SelectionDAG &DAG,
4705 const TargetLowering &TLI, DebugLoc dl) {
4706 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
4707 EVT ShVT = MVT::v2i64;
4708 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
4709 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4710 return DAG.getNode(ISD::BITCAST, dl, VT,
4711 DAG.getNode(Opc, dl, ShVT, SrcOp,
4712 DAG.getConstant(NumBits,
4713 TLI.getShiftAmountTy(SrcOp.getValueType()))));
4717 X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
4718 SelectionDAG &DAG) const {
4720 // Check if the scalar load can be widened into a vector load. And if
4721 // the address is "base + cst" see if the cst can be "absorbed" into
4722 // the shuffle mask.
4723 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4724 SDValue Ptr = LD->getBasePtr();
4725 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4727 EVT PVT = LD->getValueType(0);
4728 if (PVT != MVT::i32 && PVT != MVT::f32)
4733 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4734 FI = FINode->getIndex();
4736 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
4737 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4738 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4739 Offset = Ptr.getConstantOperandVal(1);
4740 Ptr = Ptr.getOperand(0);
4745 // FIXME: 256-bit vector instructions don't require a strict alignment,
4746 // improve this code to support it better.
4747 unsigned RequiredAlign = VT.getSizeInBits()/8;
4748 SDValue Chain = LD->getChain();
4749 // Make sure the stack object alignment is at least 16 or 32.
4750 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4751 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
4752 if (MFI->isFixedObjectIndex(FI)) {
4753 // Can't change the alignment. FIXME: It's possible to compute
4754 // the exact stack offset and reference FI + adjust offset instead.
4755 // If someone *really* cares about this. That's the way to implement it.
4758 MFI->setObjectAlignment(FI, RequiredAlign);
4762 // (Offset % 16 or 32) must be multiple of 4. Then address is then
4763 // Ptr + (Offset & ~15).
4766 if ((Offset % RequiredAlign) & 3)
4768 int64_t StartOffset = Offset & ~(RequiredAlign-1);
4770 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4771 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4773 int EltNo = (Offset - StartOffset) >> 2;
4774 int NumElems = VT.getVectorNumElements();
4776 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4777 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
4778 LD->getPointerInfo().getWithOffset(StartOffset),
4779 false, false, false, 0);
4781 SmallVector<int, 8> Mask;
4782 for (int i = 0; i < NumElems; ++i)
4783 Mask.push_back(EltNo);
4785 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
4791 /// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4792 /// vector of type 'VT', see if the elements can be replaced by a single large
4793 /// load which has the same value as a build_vector whose operands are 'elts'.
4795 /// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
4797 /// FIXME: we'd also like to handle the case where the last elements are zero
4798 /// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4799 /// There's even a handy isZeroNode for that purpose.
4800 static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
4801 DebugLoc &DL, SelectionDAG &DAG) {
4802 EVT EltVT = VT.getVectorElementType();
4803 unsigned NumElems = Elts.size();
4805 LoadSDNode *LDBase = NULL;
4806 unsigned LastLoadedElt = -1U;
4808 // For each element in the initializer, see if we've found a load or an undef.
4809 // If we don't find an initial load element, or later load elements are
4810 // non-consecutive, bail out.
4811 for (unsigned i = 0; i < NumElems; ++i) {
4812 SDValue Elt = Elts[i];
4814 if (!Elt.getNode() ||
4815 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4818 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4820 LDBase = cast<LoadSDNode>(Elt.getNode());
4824 if (Elt.getOpcode() == ISD::UNDEF)
4827 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4828 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4833 // If we have found an entire vector of loads and undefs, then return a large
4834 // load of the entire vector width starting at the base pointer. If we found
4835 // consecutive loads for the low half, generate a vzext_load node.
4836 if (LastLoadedElt == NumElems - 1) {
4837 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4838 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
4839 LDBase->getPointerInfo(),
4840 LDBase->isVolatile(), LDBase->isNonTemporal(),
4841 LDBase->isInvariant(), 0);
4842 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
4843 LDBase->getPointerInfo(),
4844 LDBase->isVolatile(), LDBase->isNonTemporal(),
4845 LDBase->isInvariant(), LDBase->getAlignment());
4846 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4847 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
4848 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4849 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4851 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4852 LDBase->getPointerInfo(),
4853 LDBase->getAlignment(),
4854 false/*isVolatile*/, true/*ReadMem*/,
4856 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
4861 /// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4862 /// to generate a splat value for the following cases:
4863 /// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
4864 /// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4865 /// a scalar load, or a constant.
4866 /// The VBROADCAST node is returned when a pattern is found,
4867 /// or SDValue() otherwise.
4869 X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
4870 if (!Subtarget->hasAVX())
4873 EVT VT = Op.getValueType();
4874 DebugLoc dl = Op.getDebugLoc();
4879 switch (Op.getOpcode()) {
4881 // Unknown pattern found.
4884 case ISD::BUILD_VECTOR: {
4885 // The BUILD_VECTOR node must be a splat.
4886 if (!isSplatVector(Op.getNode()))
4889 Ld = Op.getOperand(0);
4890 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4891 Ld.getOpcode() == ISD::ConstantFP);
4893 // The suspected load node has several users. Make sure that all
4894 // of its users are from the BUILD_VECTOR node.
4895 // Constants may have multiple users.
4896 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
4901 case ISD::VECTOR_SHUFFLE: {
4902 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4904 // Shuffles must have a splat mask where the first element is
4906 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
4909 SDValue Sc = Op.getOperand(0);
4910 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
4913 Ld = Sc.getOperand(0);
4914 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4915 Ld.getOpcode() == ISD::ConstantFP);
4917 // The scalar_to_vector node and the suspected
4918 // load node must have exactly one user.
4919 // Constants may have multiple users.
4920 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
4926 bool Is256 = VT.getSizeInBits() == 256;
4927 bool Is128 = VT.getSizeInBits() == 128;
4929 // Handle the broadcasting a single constant scalar from the constant pool
4930 // into a vector. On Sandybridge it is still better to load a constant vector
4931 // from the constant pool and not to broadcast it from a scalar.
4932 if (ConstSplatVal && Subtarget->hasAVX2()) {
4933 EVT CVT = Ld.getValueType();
4934 assert(!CVT.isVector() && "Must not broadcast a vector type");
4935 unsigned ScalarSize = CVT.getSizeInBits();
4937 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4938 (Is128 && (ScalarSize == 32))) {
4940 const Constant *C = 0;
4941 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4942 C = CI->getConstantIntValue();
4943 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4944 C = CF->getConstantFPValue();
4946 assert(C && "Invalid constant type");
4948 SDValue CP = DAG.getConstantPool(C, getPointerTy());
4949 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
4950 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
4951 MachinePointerInfo::getConstantPool(),
4952 false, false, false, Alignment);
4954 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4958 // The scalar source must be a normal load.
4959 if (!ISD::isNormalLoad(Ld.getNode()))
4962 // Reject loads that have uses of the chain result
4963 if (Ld->hasAnyUseOfValue(1))
4966 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4968 // VBroadcast to YMM
4969 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4970 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4972 // VBroadcast to XMM
4973 if (Is128 && (ScalarSize == 32))
4974 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4976 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4977 // double since there is vbroadcastsd xmm
4978 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4979 // VBroadcast to YMM
4980 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
4981 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4983 // VBroadcast to XMM
4984 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
4985 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4988 // Unsupported broadcast.
4993 X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
4994 DebugLoc dl = Op.getDebugLoc();
4996 EVT VT = Op.getValueType();
4997 EVT ExtVT = VT.getVectorElementType();
4998 unsigned NumElems = Op.getNumOperands();
5000 // Vectors containing all zeros can be matched by pxor and xorps later
5001 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5002 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5003 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
5004 if (VT == MVT::v4i32 || VT == MVT::v8i32)
5007 return getZeroVector(VT, Subtarget, DAG, dl);
5010 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
5011 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5012 // vpcmpeqd on 256-bit vectors.
5013 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
5014 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
5017 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
5020 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
5021 if (Broadcast.getNode())
5024 unsigned EVTBits = ExtVT.getSizeInBits();
5026 unsigned NumZero = 0;
5027 unsigned NumNonZero = 0;
5028 unsigned NonZeros = 0;
5029 bool IsAllConstants = true;
5030 SmallSet<SDValue, 8> Values;
5031 for (unsigned i = 0; i < NumElems; ++i) {
5032 SDValue Elt = Op.getOperand(i);
5033 if (Elt.getOpcode() == ISD::UNDEF)
5036 if (Elt.getOpcode() != ISD::Constant &&
5037 Elt.getOpcode() != ISD::ConstantFP)
5038 IsAllConstants = false;
5039 if (X86::isZeroNode(Elt))
5042 NonZeros |= (1 << i);
5047 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5048 if (NumNonZero == 0)
5049 return DAG.getUNDEF(VT);
5051 // Special case for single non-zero, non-undef, element.
5052 if (NumNonZero == 1) {
5053 unsigned Idx = CountTrailingZeros_32(NonZeros);
5054 SDValue Item = Op.getOperand(Idx);
5056 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5057 // the value are obviously zero, truncate the value to i32 and do the
5058 // insertion that way. Only do this if the value is non-constant or if the
5059 // value is a constant being inserted into element 0. It is cheaper to do
5060 // a constant pool load than it is to do a movd + shuffle.
5061 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
5062 (!IsAllConstants || Idx == 0)) {
5063 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
5065 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5066 EVT VecVT = MVT::v4i32;
5067 unsigned VecElts = 4;
5069 // Truncate the value (which may itself be a constant) to i32, and
5070 // convert it to a vector with movd (S2V+shuffle to zero extend).
5071 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
5072 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
5073 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
5075 // Now we have our 32-bit value zero extended in the low element of
5076 // a vector. If Idx != 0, swizzle it into place.
5078 SmallVector<int, 4> Mask;
5079 Mask.push_back(Idx);
5080 for (unsigned i = 1; i != VecElts; ++i)
5082 Item = DAG.getVectorShuffle(VecVT, dl, Item,
5083 DAG.getUNDEF(Item.getValueType()),
5086 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
5090 // If we have a constant or non-constant insertion into the low element of
5091 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5092 // the rest of the elements. This will be matched as movd/movq/movss/movsd
5093 // depending on what the source datatype is.
5096 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5098 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5099 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
5100 if (VT.getSizeInBits() == 256) {
5101 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
5102 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5103 Item, DAG.getIntPtrConstant(0));
5105 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5106 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5107 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
5108 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
5111 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5112 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
5113 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
5114 if (VT.getSizeInBits() == 256) {
5115 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
5116 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5119 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5120 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
5122 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
5126 // Is it a vector logical left shift?
5127 if (NumElems == 2 && Idx == 1 &&
5128 X86::isZeroNode(Op.getOperand(0)) &&
5129 !X86::isZeroNode(Op.getOperand(1))) {
5130 unsigned NumBits = VT.getSizeInBits();
5131 return getVShift(true, VT,
5132 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5133 VT, Op.getOperand(1)),
5134 NumBits/2, DAG, *this, dl);
5137 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
5140 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5141 // is a non-constant being inserted into an element other than the low one,
5142 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5143 // movd/movss) to move this into the low element, then shuffle it into
5145 if (EVTBits == 32) {
5146 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5148 // Turn it into a shuffle of zero and zero-extended scalar to vector.
5149 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
5150 SmallVector<int, 8> MaskVec;
5151 for (unsigned i = 0; i < NumElems; i++)
5152 MaskVec.push_back(i == Idx ? 0 : 1);
5153 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
5157 // Splat is obviously ok. Let legalizer expand it to a shuffle.
5158 if (Values.size() == 1) {
5159 if (EVTBits == 32) {
5160 // Instead of a shuffle like this:
5161 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5162 // Check if it's possible to issue this instead.
5163 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5164 unsigned Idx = CountTrailingZeros_32(NonZeros);
5165 SDValue Item = Op.getOperand(Idx);
5166 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5167 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5172 // A vector full of immediates; various special cases are already
5173 // handled, so this is best done with a single constant-pool load.
5177 // For AVX-length vectors, build the individual 128-bit pieces and use
5178 // shuffles to put them in place.
5179 if (VT.getSizeInBits() == 256) {
5180 SmallVector<SDValue, 32> V;
5181 for (unsigned i = 0; i != NumElems; ++i)
5182 V.push_back(Op.getOperand(i));
5184 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5186 // Build both the lower and upper subvector.
5187 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5188 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5191 // Recreate the wider vector with the lower and upper part.
5192 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5193 DAG.getConstant(0, MVT::i32), DAG, dl);
5194 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
5198 // Let legalizer expand 2-wide build_vectors.
5199 if (EVTBits == 64) {
5200 if (NumNonZero == 1) {
5201 // One half is zero or undef.
5202 unsigned Idx = CountTrailingZeros_32(NonZeros);
5203 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
5204 Op.getOperand(Idx));
5205 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
5210 // If element VT is < 32 bits, convert it to inserts into a zero vector.
5211 if (EVTBits == 8 && NumElems == 16) {
5212 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
5214 if (V.getNode()) return V;
5217 if (EVTBits == 16 && NumElems == 8) {
5218 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
5220 if (V.getNode()) return V;
5223 // If element VT is == 32 bits, turn it into a number of shuffles.
5224 SmallVector<SDValue, 8> V(NumElems);
5225 if (NumElems == 4 && NumZero > 0) {
5226 for (unsigned i = 0; i < 4; ++i) {
5227 bool isZero = !(NonZeros & (1 << i));
5229 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
5231 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5234 for (unsigned i = 0; i < 2; ++i) {
5235 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5238 V[i] = V[i*2]; // Must be a zero vector.
5241 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
5244 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
5247 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
5252 bool Reverse1 = (NonZeros & 0x3) == 2;
5253 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5257 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5258 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
5260 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
5263 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5264 // Check for a build vector of consecutive loads.
5265 for (unsigned i = 0; i < NumElems; ++i)
5266 V[i] = Op.getOperand(i);
5268 // Check for elements which are consecutive loads.
5269 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5273 // For SSE 4.1, use insertps to put the high elements into the low element.
5274 if (getSubtarget()->hasSSE41()) {
5276 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5277 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5279 Result = DAG.getUNDEF(VT);
5281 for (unsigned i = 1; i < NumElems; ++i) {
5282 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5283 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
5284 Op.getOperand(i), DAG.getIntPtrConstant(i));
5289 // Otherwise, expand into a number of unpckl*, start by extending each of
5290 // our (non-undef) elements to the full vector width with the element in the
5291 // bottom slot of the vector (which generates no code for SSE).
5292 for (unsigned i = 0; i < NumElems; ++i) {
5293 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5294 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5296 V[i] = DAG.getUNDEF(VT);
5299 // Next, we iteratively mix elements, e.g. for v4f32:
5300 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5301 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5302 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
5303 unsigned EltStride = NumElems >> 1;
5304 while (EltStride != 0) {
5305 for (unsigned i = 0; i < EltStride; ++i) {
5306 // If V[i+EltStride] is undef and this is the first round of mixing,
5307 // then it is safe to just drop this shuffle: V[i] is already in the
5308 // right place, the one element (since it's the first round) being
5309 // inserted as undef can be dropped. This isn't safe for successive
5310 // rounds because they will permute elements within both vectors.
5311 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5312 EltStride == NumElems/2)
5315 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
5324 // LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5325 // them in a MMX register. This is better than doing a stack convert.
5326 static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5327 DebugLoc dl = Op.getDebugLoc();
5328 EVT ResVT = Op.getValueType();
5330 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5331 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5333 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
5334 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5335 InVec = Op.getOperand(1);
5336 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5337 unsigned NumElts = ResVT.getVectorNumElements();
5338 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
5339 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5340 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5342 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
5343 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5344 Mask[0] = 0; Mask[1] = 2;
5345 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5347 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
5350 // LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5351 // to create 256-bit vectors from two other 128-bit ones.
5352 static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5353 DebugLoc dl = Op.getDebugLoc();
5354 EVT ResVT = Op.getValueType();
5356 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5358 SDValue V1 = Op.getOperand(0);
5359 SDValue V2 = Op.getOperand(1);
5360 unsigned NumElems = ResVT.getVectorNumElements();
5362 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5363 DAG.getConstant(0, MVT::i32), DAG, dl);
5364 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5369 X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
5370 EVT ResVT = Op.getValueType();
5372 assert(Op.getNumOperands() == 2);
5373 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5374 "Unsupported CONCAT_VECTORS for value type");
5376 // We support concatenate two MMX registers and place them in a MMX register.
5377 // This is better than doing a stack convert.
5378 if (ResVT.is128BitVector())
5379 return LowerMMXCONCAT_VECTORS(Op, DAG);
5381 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5382 // from two other 128-bit ones.
5383 return LowerAVXCONCAT_VECTORS(Op, DAG);
5386 // Try to lower a shuffle node into a simple blend instruction.
5387 static SDValue LowerVECTOR_SHUFFLEtoBlend(SDValue Op,
5388 const X86Subtarget *Subtarget,
5389 SelectionDAG &DAG, EVT PtrTy) {
5390 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5391 SDValue V1 = SVOp->getOperand(0);
5392 SDValue V2 = SVOp->getOperand(1);
5393 DebugLoc dl = SVOp->getDebugLoc();
5394 EVT VT = Op.getValueType();
5395 EVT InVT = V1.getValueType();
5396 int MaskSize = VT.getVectorNumElements();
5397 int InSize = InVT.getVectorNumElements();
5399 if (!Subtarget->hasSSE41())
5402 if (MaskSize != InSize)
5408 switch (VT.getSimpleVT().SimpleTy) {
5409 default: return SDValue();
5411 ISDNo = X86ISD::BLENDPW;
5416 ISDNo = X86ISD::BLENDPS;
5421 ISDNo = X86ISD::BLENDPD;
5426 if (!Subtarget->hasAVX())
5428 ISDNo = X86ISD::BLENDPS;
5433 if (!Subtarget->hasAVX())
5435 ISDNo = X86ISD::BLENDPD;
5439 if (!Subtarget->hasAVX2())
5441 ISDNo = X86ISD::BLENDPW;
5445 assert(ISDNo && "Invalid Op Number");
5447 unsigned MaskVals = 0;
5449 for (int i = 0; i < MaskSize; ++i) {
5450 int EltIdx = SVOp->getMaskElt(i);
5451 if (EltIdx == i || EltIdx == -1)
5453 else if (EltIdx == (i + MaskSize))
5454 continue; // Bit is set to zero;
5455 else return SDValue();
5458 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5459 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5460 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5461 DAG.getConstant(MaskVals, MVT::i32));
5462 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
5465 // v8i16 shuffles - Prefer shuffles in the following order:
5466 // 1. [all] pshuflw, pshufhw, optional move
5467 // 2. [ssse3] 1 x pshufb
5468 // 3. [ssse3] 2 x pshufb + 1 x por
5469 // 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
5471 X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5472 SelectionDAG &DAG) const {
5473 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5474 SDValue V1 = SVOp->getOperand(0);
5475 SDValue V2 = SVOp->getOperand(1);
5476 DebugLoc dl = SVOp->getDebugLoc();
5477 SmallVector<int, 8> MaskVals;
5479 // Determine if more than 1 of the words in each of the low and high quadwords
5480 // of the result come from the same quadword of one of the two inputs. Undef
5481 // mask values count as coming from any quadword, for better codegen.
5482 unsigned LoQuad[] = { 0, 0, 0, 0 };
5483 unsigned HiQuad[] = { 0, 0, 0, 0 };
5484 std::bitset<4> InputQuads;
5485 for (unsigned i = 0; i < 8; ++i) {
5486 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
5487 int EltIdx = SVOp->getMaskElt(i);
5488 MaskVals.push_back(EltIdx);
5497 InputQuads.set(EltIdx / 4);
5500 int BestLoQuad = -1;
5501 unsigned MaxQuad = 1;
5502 for (unsigned i = 0; i < 4; ++i) {
5503 if (LoQuad[i] > MaxQuad) {
5505 MaxQuad = LoQuad[i];
5509 int BestHiQuad = -1;
5511 for (unsigned i = 0; i < 4; ++i) {
5512 if (HiQuad[i] > MaxQuad) {
5514 MaxQuad = HiQuad[i];
5518 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
5519 // of the two input vectors, shuffle them into one input vector so only a
5520 // single pshufb instruction is necessary. If There are more than 2 input
5521 // quads, disable the next transformation since it does not help SSSE3.
5522 bool V1Used = InputQuads[0] || InputQuads[1];
5523 bool V2Used = InputQuads[2] || InputQuads[3];
5524 if (Subtarget->hasSSSE3()) {
5525 if (InputQuads.count() == 2 && V1Used && V2Used) {
5526 BestLoQuad = InputQuads[0] ? 0 : 1;
5527 BestHiQuad = InputQuads[2] ? 2 : 3;
5529 if (InputQuads.count() > 2) {
5535 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5536 // the shuffle mask. If a quad is scored as -1, that means that it contains
5537 // words from all 4 input quadwords.
5539 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
5541 BestLoQuad < 0 ? 0 : BestLoQuad,
5542 BestHiQuad < 0 ? 1 : BestHiQuad
5544 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
5545 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5546 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5547 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
5549 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5550 // source words for the shuffle, to aid later transformations.
5551 bool AllWordsInNewV = true;
5552 bool InOrder[2] = { true, true };
5553 for (unsigned i = 0; i != 8; ++i) {
5554 int idx = MaskVals[i];
5556 InOrder[i/4] = false;
5557 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
5559 AllWordsInNewV = false;
5563 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5564 if (AllWordsInNewV) {
5565 for (int i = 0; i != 8; ++i) {
5566 int idx = MaskVals[i];
5569 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
5570 if ((idx != i) && idx < 4)
5572 if ((idx != i) && idx > 3)
5581 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5582 // pshufhw, that's as cheap as it gets. Return the new shuffle.
5583 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
5584 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5585 unsigned TargetMask = 0;
5586 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
5587 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
5588 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5589 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5590 getShufflePSHUFLWImmediate(SVOp);
5591 V1 = NewV.getOperand(0);
5592 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
5596 // If we have SSSE3, and all words of the result are from 1 input vector,
5597 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5598 // is present, fall back to case 4.
5599 if (Subtarget->hasSSSE3()) {
5600 SmallVector<SDValue,16> pshufbMask;
5602 // If we have elements from both input vectors, set the high bit of the
5603 // shuffle mask element to zero out elements that come from V2 in the V1
5604 // mask, and elements that come from V1 in the V2 mask, so that the two
5605 // results can be OR'd together.
5606 bool TwoInputs = V1Used && V2Used;
5607 for (unsigned i = 0; i != 8; ++i) {
5608 int EltIdx = MaskVals[i] * 2;
5609 if (TwoInputs && (EltIdx >= 16)) {
5610 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5611 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5614 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5615 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
5617 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
5618 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
5619 DAG.getNode(ISD::BUILD_VECTOR, dl,
5620 MVT::v16i8, &pshufbMask[0], 16));
5622 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5624 // Calculate the shuffle mask for the second input, shuffle it, and
5625 // OR it with the first shuffled input.
5627 for (unsigned i = 0; i != 8; ++i) {
5628 int EltIdx = MaskVals[i] * 2;
5630 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5631 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5634 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5635 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
5637 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
5638 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
5639 DAG.getNode(ISD::BUILD_VECTOR, dl,
5640 MVT::v16i8, &pshufbMask[0], 16));
5641 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
5642 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5645 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5646 // and update MaskVals with new element order.
5647 std::bitset<8> InOrder;
5648 if (BestLoQuad >= 0) {
5649 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
5650 for (int i = 0; i != 4; ++i) {
5651 int idx = MaskVals[i];
5654 } else if ((idx / 4) == BestLoQuad) {
5659 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
5662 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5663 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5664 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5666 getShufflePSHUFLWImmediate(SVOp), DAG);
5670 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5671 // and update MaskVals with the new element order.
5672 if (BestHiQuad >= 0) {
5673 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
5674 for (unsigned i = 4; i != 8; ++i) {
5675 int idx = MaskVals[i];
5678 } else if ((idx / 4) == BestHiQuad) {
5679 MaskV[i] = (idx & 3) + 4;
5683 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
5686 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5687 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5688 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5690 getShufflePSHUFHWImmediate(SVOp), DAG);
5694 // In case BestHi & BestLo were both -1, which means each quadword has a word
5695 // from each of the four input quadwords, calculate the InOrder bitvector now
5696 // before falling through to the insert/extract cleanup.
5697 if (BestLoQuad == -1 && BestHiQuad == -1) {
5699 for (int i = 0; i != 8; ++i)
5700 if (MaskVals[i] < 0 || MaskVals[i] == i)
5704 // The other elements are put in the right place using pextrw and pinsrw.
5705 for (unsigned i = 0; i != 8; ++i) {
5708 int EltIdx = MaskVals[i];
5711 SDValue ExtOp = (EltIdx < 8)
5712 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5713 DAG.getIntPtrConstant(EltIdx))
5714 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
5715 DAG.getIntPtrConstant(EltIdx - 8));
5716 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
5717 DAG.getIntPtrConstant(i));
5722 // v16i8 shuffles - Prefer shuffles in the following order:
5723 // 1. [ssse3] 1 x pshufb
5724 // 2. [ssse3] 2 x pshufb + 1 x por
5725 // 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5727 SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
5729 const X86TargetLowering &TLI) {
5730 SDValue V1 = SVOp->getOperand(0);
5731 SDValue V2 = SVOp->getOperand(1);
5732 DebugLoc dl = SVOp->getDebugLoc();
5733 ArrayRef<int> MaskVals = SVOp->getMask();
5735 // If we have SSSE3, case 1 is generated when all result bytes come from
5736 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
5737 // present, fall back to case 3.
5738 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5741 for (unsigned i = 0; i < 16; ++i) {
5742 int EltIdx = MaskVals[i];
5751 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5752 if (TLI.getSubtarget()->hasSSSE3()) {
5753 SmallVector<SDValue,16> pshufbMask;
5755 // If all result elements are from one input vector, then only translate
5756 // undef mask values to 0x80 (zero out result) in the pshufb mask.
5758 // Otherwise, we have elements from both input vectors, and must zero out
5759 // elements that come from V2 in the first mask, and V1 in the second mask
5760 // so that we can OR them together.
5761 bool TwoInputs = !(V1Only || V2Only);
5762 for (unsigned i = 0; i != 16; ++i) {
5763 int EltIdx = MaskVals[i];
5764 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
5765 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5768 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5770 // If all the elements are from V2, assign it to V1 and return after
5771 // building the first pshufb.
5774 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
5775 DAG.getNode(ISD::BUILD_VECTOR, dl,
5776 MVT::v16i8, &pshufbMask[0], 16));
5780 // Calculate the shuffle mask for the second input, shuffle it, and
5781 // OR it with the first shuffled input.
5783 for (unsigned i = 0; i != 16; ++i) {
5784 int EltIdx = MaskVals[i];
5786 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5789 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5791 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
5792 DAG.getNode(ISD::BUILD_VECTOR, dl,
5793 MVT::v16i8, &pshufbMask[0], 16));
5794 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
5797 // No SSSE3 - Calculate in place words and then fix all out of place words
5798 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5799 // the 16 different words that comprise the two doublequadword input vectors.
5800 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5801 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
5802 SDValue NewV = V2Only ? V2 : V1;
5803 for (int i = 0; i != 8; ++i) {
5804 int Elt0 = MaskVals[i*2];
5805 int Elt1 = MaskVals[i*2+1];
5807 // This word of the result is all undef, skip it.
5808 if (Elt0 < 0 && Elt1 < 0)
5811 // This word of the result is already in the correct place, skip it.
5812 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5814 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5817 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5818 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5821 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5822 // using a single extract together, load it and store it.
5823 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
5824 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
5825 DAG.getIntPtrConstant(Elt1 / 2));
5826 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
5827 DAG.getIntPtrConstant(i));
5831 // If Elt1 is defined, extract it from the appropriate source. If the
5832 // source byte is not also odd, shift the extracted word left 8 bits
5833 // otherwise clear the bottom 8 bits if we need to do an or.
5835 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
5836 DAG.getIntPtrConstant(Elt1 / 2));
5837 if ((Elt1 & 1) == 0)
5838 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
5840 TLI.getShiftAmountTy(InsElt.getValueType())));
5842 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5843 DAG.getConstant(0xFF00, MVT::i16));
5845 // If Elt0 is defined, extract it from the appropriate source. If the
5846 // source byte is not also even, shift the extracted word right 8 bits. If
5847 // Elt1 was also defined, OR the extracted values together before
5848 // inserting them in the result.
5850 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
5851 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5852 if ((Elt0 & 1) != 0)
5853 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
5855 TLI.getShiftAmountTy(InsElt0.getValueType())));
5857 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5858 DAG.getConstant(0x00FF, MVT::i16));
5859 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
5862 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
5863 DAG.getIntPtrConstant(i));
5865 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
5868 /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
5869 /// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
5870 /// done when every pair / quad of shuffle mask elements point to elements in
5871 /// the right sequence. e.g.
5872 /// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
5874 SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
5875 SelectionDAG &DAG, DebugLoc dl) {
5876 EVT VT = SVOp->getValueType(0);
5877 SDValue V1 = SVOp->getOperand(0);
5878 SDValue V2 = SVOp->getOperand(1);
5879 unsigned NumElems = VT.getVectorNumElements();
5880 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
5882 switch (VT.getSimpleVT().SimpleTy) {
5883 default: llvm_unreachable("Unexpected!");
5884 case MVT::v4f32: NewVT = MVT::v2f64; break;
5885 case MVT::v4i32: NewVT = MVT::v2i64; break;
5886 case MVT::v8i16: NewVT = MVT::v4i32; break;
5887 case MVT::v16i8: NewVT = MVT::v4i32; break;
5890 int Scale = NumElems / NewWidth;
5891 SmallVector<int, 8> MaskVec;
5892 for (unsigned i = 0; i < NumElems; i += Scale) {
5894 for (int j = 0; j < Scale; ++j) {
5895 int EltIdx = SVOp->getMaskElt(i+j);
5899 StartIdx = EltIdx - (EltIdx % Scale);
5900 if (EltIdx != StartIdx + j)
5904 MaskVec.push_back(-1);
5906 MaskVec.push_back(StartIdx / Scale);
5909 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5910 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
5911 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
5914 /// getVZextMovL - Return a zero-extending vector move low node.
5916 static SDValue getVZextMovL(EVT VT, EVT OpVT,
5917 SDValue SrcOp, SelectionDAG &DAG,
5918 const X86Subtarget *Subtarget, DebugLoc dl) {
5919 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
5920 LoadSDNode *LD = NULL;
5921 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
5922 LD = dyn_cast<LoadSDNode>(SrcOp);
5924 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5926 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
5927 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
5928 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
5929 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
5930 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
5932 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
5933 return DAG.getNode(ISD::BITCAST, dl, VT,
5934 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5935 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5943 return DAG.getNode(ISD::BITCAST, dl, VT,
5944 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5945 DAG.getNode(ISD::BITCAST, dl,
5949 /// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5950 /// which could not be matched by any known target speficic shuffle
5952 LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5953 EVT VT = SVOp->getValueType(0);
5955 unsigned NumElems = VT.getVectorNumElements();
5956 unsigned NumLaneElems = NumElems / 2;
5958 DebugLoc dl = SVOp->getDebugLoc();
5959 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5960 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5963 SmallVector<int, 16> Mask;
5964 for (unsigned l = 0; l < 2; ++l) {
5965 // Build a shuffle mask for the output, discovering on the fly which
5966 // input vectors to use as shuffle operands (recorded in InputUsed).
5967 // If building a suitable shuffle vector proves too hard, then bail
5968 // out with useBuildVector set.
5969 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
5970 unsigned LaneStart = l * NumLaneElems;
5971 for (unsigned i = 0; i != NumLaneElems; ++i) {
5972 // The mask element. This indexes into the input.
5973 int Idx = SVOp->getMaskElt(i+LaneStart);
5975 // the mask element does not index into any input vector.
5980 // The input vector this mask element indexes into.
5981 int Input = Idx / NumLaneElems;
5983 // Turn the index into an offset from the start of the input vector.
5984 Idx -= Input * NumLaneElems;
5986 // Find or create a shuffle vector operand to hold this input.
5988 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
5989 if (InputUsed[OpNo] == Input)
5990 // This input vector is already an operand.
5992 if (InputUsed[OpNo] < 0) {
5993 // Create a new operand for this input vector.
5994 InputUsed[OpNo] = Input;
5999 if (OpNo >= array_lengthof(InputUsed)) {
6000 // More than two input vectors used! Give up.
6004 // Add the mask index for the new shuffle vector.
6005 Mask.push_back(Idx + OpNo * NumLaneElems);
6008 if (InputUsed[0] < 0) {
6009 // No input vectors were used! The result is undefined.
6010 Shufs[l] = DAG.getUNDEF(NVT);
6012 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
6013 DAG.getConstant((InputUsed[0] % 2) * NumLaneElems, MVT::i32),
6015 // If only one input was used, use an undefined vector for the other.
6016 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6017 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
6018 DAG.getConstant((InputUsed[1] % 2) * NumLaneElems, MVT::i32),
6020 // At least one input vector was used. Create a new shuffle vector.
6021 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6027 // Concatenate the result back
6028 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shufs[0],
6029 DAG.getConstant(0, MVT::i32), DAG, dl);
6030 return Insert128BitVector(V, Shufs[1],DAG.getConstant(NumLaneElems, MVT::i32),
6034 /// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6035 /// 4 elements, and match them with several different shuffle types.
6037 LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
6038 SDValue V1 = SVOp->getOperand(0);
6039 SDValue V2 = SVOp->getOperand(1);
6040 DebugLoc dl = SVOp->getDebugLoc();
6041 EVT VT = SVOp->getValueType(0);
6043 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6045 std::pair<int, int> Locs[4];
6046 int Mask1[] = { -1, -1, -1, -1 };
6047 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
6051 for (unsigned i = 0; i != 4; ++i) {
6052 int Idx = PermMask[i];
6054 Locs[i] = std::make_pair(-1, -1);
6056 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6058 Locs[i] = std::make_pair(0, NumLo);
6062 Locs[i] = std::make_pair(1, NumHi);
6064 Mask1[2+NumHi] = Idx;
6070 if (NumLo <= 2 && NumHi <= 2) {
6071 // If no more than two elements come from either vector. This can be
6072 // implemented with two shuffles. First shuffle gather the elements.
6073 // The second shuffle, which takes the first shuffle as both of its
6074 // vector operands, put the elements into the right order.
6075 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
6077 int Mask2[] = { -1, -1, -1, -1 };
6079 for (unsigned i = 0; i != 4; ++i)
6080 if (Locs[i].first != -1) {
6081 unsigned Idx = (i < 2) ? 0 : 4;
6082 Idx += Locs[i].first * 2 + Locs[i].second;
6086 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
6087 } else if (NumLo == 3 || NumHi == 3) {
6088 // Otherwise, we must have three elements from one vector, call it X, and
6089 // one element from the other, call it Y. First, use a shufps to build an
6090 // intermediate vector with the one element from Y and the element from X
6091 // that will be in the same half in the final destination (the indexes don't
6092 // matter). Then, use a shufps to build the final vector, taking the half
6093 // containing the element from Y from the intermediate, and the other half
6096 // Normalize it so the 3 elements come from V1.
6097 CommuteVectorShuffleMask(PermMask, 4);
6101 // Find the element from V2.
6103 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
6104 int Val = PermMask[HiIndex];
6111 Mask1[0] = PermMask[HiIndex];
6113 Mask1[2] = PermMask[HiIndex^1];
6115 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
6118 Mask1[0] = PermMask[0];
6119 Mask1[1] = PermMask[1];
6120 Mask1[2] = HiIndex & 1 ? 6 : 4;
6121 Mask1[3] = HiIndex & 1 ? 4 : 6;
6122 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
6124 Mask1[0] = HiIndex & 1 ? 2 : 0;
6125 Mask1[1] = HiIndex & 1 ? 0 : 2;
6126 Mask1[2] = PermMask[2];
6127 Mask1[3] = PermMask[3];
6132 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
6136 // Break it into (shuffle shuffle_hi, shuffle_lo).
6137 int LoMask[] = { -1, -1, -1, -1 };
6138 int HiMask[] = { -1, -1, -1, -1 };
6140 int *MaskPtr = LoMask;
6141 unsigned MaskIdx = 0;
6144 for (unsigned i = 0; i != 4; ++i) {
6151 int Idx = PermMask[i];
6153 Locs[i] = std::make_pair(-1, -1);
6154 } else if (Idx < 4) {
6155 Locs[i] = std::make_pair(MaskIdx, LoIdx);
6156 MaskPtr[LoIdx] = Idx;
6159 Locs[i] = std::make_pair(MaskIdx, HiIdx);
6160 MaskPtr[HiIdx] = Idx;
6165 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6166 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6167 int MaskOps[] = { -1, -1, -1, -1 };
6168 for (unsigned i = 0; i != 4; ++i)
6169 if (Locs[i].first != -1)
6170 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
6171 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
6174 static bool MayFoldVectorLoad(SDValue V) {
6175 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
6176 V = V.getOperand(0);
6177 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6178 V = V.getOperand(0);
6179 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6180 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6181 // BUILD_VECTOR (load), undef
6182 V = V.getOperand(0);
6188 // FIXME: the version above should always be used. Since there's
6189 // a bug where several vector shuffles can't be folded because the
6190 // DAG is not updated during lowering and a node claims to have two
6191 // uses while it only has one, use this version, and let isel match
6192 // another instruction if the load really happens to have more than
6193 // one use. Remove this version after this bug get fixed.
6194 // rdar://8434668, PR8156
6195 static bool RelaxedMayFoldVectorLoad(SDValue V) {
6196 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
6197 V = V.getOperand(0);
6198 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6199 V = V.getOperand(0);
6200 if (ISD::isNormalLoad(V.getNode()))
6206 SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6207 EVT VT = Op.getValueType();
6209 // Canonizalize to v2f64.
6210 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6211 return DAG.getNode(ISD::BITCAST, dl, VT,
6212 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6217 SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
6219 SDValue V1 = Op.getOperand(0);
6220 SDValue V2 = Op.getOperand(1);
6221 EVT VT = Op.getValueType();
6223 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6225 if (HasSSE2 && VT == MVT::v2f64)
6226 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6228 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6229 return DAG.getNode(ISD::BITCAST, dl, VT,
6230 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6231 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6232 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
6236 SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6237 SDValue V1 = Op.getOperand(0);
6238 SDValue V2 = Op.getOperand(1);
6239 EVT VT = Op.getValueType();
6241 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6242 "unsupported shuffle type");
6244 if (V2.getOpcode() == ISD::UNDEF)
6248 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6252 SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
6253 SDValue V1 = Op.getOperand(0);
6254 SDValue V2 = Op.getOperand(1);
6255 EVT VT = Op.getValueType();
6256 unsigned NumElems = VT.getVectorNumElements();
6258 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6259 // operand of these instructions is only memory, so check if there's a
6260 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6262 bool CanFoldLoad = false;
6264 // Trivial case, when V2 comes from a load.
6265 if (MayFoldVectorLoad(V2))
6268 // When V1 is a load, it can be folded later into a store in isel, example:
6269 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6271 // (MOVLPSmr addr:$src1, VR128:$src2)
6272 // So, recognize this potential and also use MOVLPS or MOVLPD
6273 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
6276 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6278 if (HasSSE2 && NumElems == 2)
6279 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6282 // If we don't care about the second element, procede to use movss.
6283 if (SVOp->getMaskElt(1) != -1)
6284 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
6287 // movl and movlp will both match v2i64, but v2i64 is never matched by
6288 // movl earlier because we make it strict to avoid messing with the movlp load
6289 // folding logic (see the code above getMOVLP call). Match it here then,
6290 // this is horrible, but will stay like this until we move all shuffle
6291 // matching to x86 specific nodes. Note that for the 1st condition all
6292 // types are matched with movsd.
6294 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6295 // as to remove this logic from here, as much as possible
6296 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
6297 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6298 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6301 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6303 // Invert the operand order and use SHUFPS to match it.
6304 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
6305 getShuffleSHUFImmediate(SVOp), DAG);
6309 X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
6310 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6311 EVT VT = Op.getValueType();
6312 DebugLoc dl = Op.getDebugLoc();
6313 SDValue V1 = Op.getOperand(0);
6314 SDValue V2 = Op.getOperand(1);
6316 if (isZeroShuffle(SVOp))
6317 return getZeroVector(VT, Subtarget, DAG, dl);
6319 // Handle splat operations
6320 if (SVOp->isSplat()) {
6321 unsigned NumElem = VT.getVectorNumElements();
6322 int Size = VT.getSizeInBits();
6324 // Use vbroadcast whenever the splat comes from a foldable load
6325 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
6326 if (Broadcast.getNode())
6329 // Handle splats by matching through known shuffle masks
6330 if ((Size == 128 && NumElem <= 4) ||
6331 (Size == 256 && NumElem < 8))
6334 // All remaning splats are promoted to target supported vector shuffles.
6335 return PromoteSplat(SVOp, DAG);
6338 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6340 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6341 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6342 if (NewOp.getNode())
6343 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
6344 } else if ((VT == MVT::v4i32 ||
6345 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
6346 // FIXME: Figure out a cleaner way to do this.
6347 // Try to make use of movq to zero out the top part.
6348 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6349 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6350 if (NewOp.getNode()) {
6351 EVT NewVT = NewOp.getValueType();
6352 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6353 NewVT, true, false))
6354 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
6355 DAG, Subtarget, dl);
6357 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6358 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6359 if (NewOp.getNode()) {
6360 EVT NewVT = NewOp.getValueType();
6361 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6362 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6363 DAG, Subtarget, dl);
6371 X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
6372 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6373 SDValue V1 = Op.getOperand(0);
6374 SDValue V2 = Op.getOperand(1);
6375 EVT VT = Op.getValueType();
6376 DebugLoc dl = Op.getDebugLoc();
6377 unsigned NumElems = VT.getVectorNumElements();
6378 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6379 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
6380 bool V1IsSplat = false;
6381 bool V2IsSplat = false;
6382 bool HasSSE2 = Subtarget->hasSSE2();
6383 bool HasAVX = Subtarget->hasAVX();
6384 bool HasAVX2 = Subtarget->hasAVX2();
6385 MachineFunction &MF = DAG.getMachineFunction();
6386 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
6388 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
6390 if (V1IsUndef && V2IsUndef)
6391 return DAG.getUNDEF(VT);
6393 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
6395 // Vector shuffle lowering takes 3 steps:
6397 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6398 // narrowing and commutation of operands should be handled.
6399 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6401 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6402 // so the shuffle can be broken into other shuffles and the legalizer can
6403 // try the lowering again.
6405 // The general idea is that no vector_shuffle operation should be left to
6406 // be matched during isel, all of them must be converted to a target specific
6409 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6410 // narrowing and commutation of operands should be handled. The actual code
6411 // doesn't include all of those, work in progress...
6412 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
6413 if (NewOp.getNode())
6416 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6418 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6419 // unpckh_undef). Only use pshufd if speed is more important than size.
6420 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
6421 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
6422 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
6423 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
6425 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
6426 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
6427 return getMOVDDup(Op, dl, V1, DAG);
6429 if (isMOVHLPS_v_undef_Mask(M, VT))
6430 return getMOVHighToLow(Op, dl, DAG);
6432 // Use to match splats
6433 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
6434 (VT == MVT::v2f64 || VT == MVT::v2i64))
6435 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
6437 if (isPSHUFDMask(M, VT)) {
6438 // The actual implementation will match the mask in the if above and then
6439 // during isel it can match several different instructions, not only pshufd
6440 // as its name says, sad but true, emulate the behavior for now...
6441 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6442 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6444 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
6446 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6447 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6449 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
6450 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6452 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
6456 // Check if this can be converted into a logical shift.
6457 bool isLeft = false;
6460 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
6461 if (isShift && ShVal.hasOneUse()) {
6462 // If the shifted value has multiple uses, it may be cheaper to use
6463 // v_set0 + movlhps or movhlps, etc.
6464 EVT EltVT = VT.getVectorElementType();
6465 ShAmt *= EltVT.getSizeInBits();
6466 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
6469 if (isMOVLMask(M, VT)) {
6470 if (ISD::isBuildVectorAllZeros(V1.getNode()))
6471 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
6472 if (!isMOVLPMask(M, VT)) {
6473 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
6474 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6476 if (VT == MVT::v4i32 || VT == MVT::v4f32)
6477 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6481 // FIXME: fold these into legal mask.
6482 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
6483 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
6485 if (isMOVHLPSMask(M, VT))
6486 return getMOVHighToLow(Op, dl, DAG);
6488 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
6489 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
6491 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
6492 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
6494 if (isMOVLPMask(M, VT))
6495 return getMOVLP(Op, dl, DAG, HasSSE2);
6497 if (ShouldXformToMOVHLPS(M, VT) ||
6498 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
6499 return CommuteVectorShuffle(SVOp, DAG);
6502 // No better options. Use a vshldq / vsrldq.
6503 EVT EltVT = VT.getVectorElementType();
6504 ShAmt *= EltVT.getSizeInBits();
6505 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
6508 bool Commuted = false;
6509 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6510 // 1,1,1,1 -> v8i16 though.
6511 V1IsSplat = isSplatVector(V1.getNode());
6512 V2IsSplat = isSplatVector(V2.getNode());
6514 // Canonicalize the splat or undef, if present, to be on the RHS.
6515 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6516 CommuteVectorShuffleMask(M, NumElems);
6518 std::swap(V1IsSplat, V2IsSplat);
6522 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
6523 // Shuffling low element of v1 into undef, just return v1.
6526 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6527 // the instruction selector will not match, so get a canonical MOVL with
6528 // swapped operands to undo the commute.
6529 return getMOVL(DAG, dl, VT, V2, V1);
6532 if (isUNPCKLMask(M, VT, HasAVX2))
6533 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6535 if (isUNPCKHMask(M, VT, HasAVX2))
6536 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
6539 // Normalize mask so all entries that point to V2 points to its first
6540 // element then try to match unpck{h|l} again. If match, return a
6541 // new vector_shuffle with the corrected mask.p
6542 SmallVector<int, 8> NewMask(M.begin(), M.end());
6543 NormalizeMask(NewMask, NumElems);
6544 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6545 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6546 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6547 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
6552 // Commute is back and try unpck* again.
6553 // FIXME: this seems wrong.
6554 CommuteVectorShuffleMask(M, NumElems);
6556 std::swap(V1IsSplat, V2IsSplat);
6559 if (isUNPCKLMask(M, VT, HasAVX2))
6560 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6562 if (isUNPCKHMask(M, VT, HasAVX2))
6563 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
6566 // Normalize the node to match x86 shuffle ops if needed
6567 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
6568 return CommuteVectorShuffle(SVOp, DAG);
6570 // The checks below are all present in isShuffleMaskLegal, but they are
6571 // inlined here right now to enable us to directly emit target specific
6572 // nodes, and remove one by one until they don't return Op anymore.
6574 if (isPALIGNRMask(M, VT, Subtarget))
6575 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6576 getShufflePALIGNRImmediate(SVOp),
6579 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6580 SVOp->getSplatIndex() == 0 && V2IsUndef) {
6581 if (VT == MVT::v2f64 || VT == MVT::v2i64)
6582 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
6585 if (isPSHUFHWMask(M, VT))
6586 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6587 getShufflePSHUFHWImmediate(SVOp),
6590 if (isPSHUFLWMask(M, VT))
6591 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6592 getShufflePSHUFLWImmediate(SVOp),
6595 if (isSHUFPMask(M, VT, HasAVX))
6596 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
6597 getShuffleSHUFImmediate(SVOp), DAG);
6599 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
6600 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
6601 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
6602 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
6604 //===--------------------------------------------------------------------===//
6605 // Generate target specific nodes for 128 or 256-bit shuffles only
6606 // supported in the AVX instruction set.
6609 // Handle VMOVDDUPY permutations
6610 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
6611 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6613 // Handle VPERMILPS/D* permutations
6614 if (isVPERMILPMask(M, VT, HasAVX)) {
6615 if (HasAVX2 && VT == MVT::v8i32)
6616 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
6617 getShuffleSHUFImmediate(SVOp), DAG);
6618 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
6619 getShuffleSHUFImmediate(SVOp), DAG);
6622 // Handle VPERM2F128/VPERM2I128 permutations
6623 if (isVPERM2X128Mask(M, VT, HasAVX))
6624 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
6625 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
6627 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(Op, Subtarget, DAG, getPointerTy());
6628 if (BlendOp.getNode())
6631 //===--------------------------------------------------------------------===//
6632 // Since no target specific shuffle was selected for this generic one,
6633 // lower it into other known shuffles. FIXME: this isn't true yet, but
6634 // this is the plan.
6637 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6638 if (VT == MVT::v8i16) {
6639 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6640 if (NewOp.getNode())
6644 if (VT == MVT::v16i8) {
6645 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6646 if (NewOp.getNode())
6650 // Handle all 128-bit wide vectors with 4 elements, and match them with
6651 // several different shuffle types.
6652 if (NumElems == 4 && VT.getSizeInBits() == 128)
6653 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6655 // Handle general 256-bit shuffles
6656 if (VT.is256BitVector())
6657 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6663 X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
6664 SelectionDAG &DAG) const {
6665 EVT VT = Op.getValueType();
6666 DebugLoc dl = Op.getDebugLoc();
6668 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6671 if (VT.getSizeInBits() == 8) {
6672 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
6673 Op.getOperand(0), Op.getOperand(1));
6674 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
6675 DAG.getValueType(VT));
6676 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
6677 } else if (VT.getSizeInBits() == 16) {
6678 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6679 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6681 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6682 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
6683 DAG.getNode(ISD::BITCAST, dl,
6687 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
6688 Op.getOperand(0), Op.getOperand(1));
6689 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
6690 DAG.getValueType(VT));
6691 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
6692 } else if (VT == MVT::f32) {
6693 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6694 // the result back to FR32 register. It's only worth matching if the
6695 // result has a single use which is a store or a bitcast to i32. And in
6696 // the case of a store, it's not worth it if the index is a constant 0,
6697 // because a MOVSSmr can be used instead, which is smaller and faster.
6698 if (!Op.hasOneUse())
6700 SDNode *User = *Op.getNode()->use_begin();
6701 if ((User->getOpcode() != ISD::STORE ||
6702 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6703 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
6704 (User->getOpcode() != ISD::BITCAST ||
6705 User->getValueType(0) != MVT::i32))
6707 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
6708 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
6711 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
6712 } else if (VT == MVT::i32 || VT == MVT::i64) {
6713 // ExtractPS/pextrq works with constant index.
6714 if (isa<ConstantSDNode>(Op.getOperand(1)))
6722 X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6723 SelectionDAG &DAG) const {
6724 if (!isa<ConstantSDNode>(Op.getOperand(1)))
6727 SDValue Vec = Op.getOperand(0);
6728 EVT VecVT = Vec.getValueType();
6730 // If this is a 256-bit vector result, first extract the 128-bit vector and
6731 // then extract the element from the 128-bit vector.
6732 if (VecVT.getSizeInBits() == 256) {
6733 DebugLoc dl = Op.getNode()->getDebugLoc();
6734 unsigned NumElems = VecVT.getVectorNumElements();
6735 SDValue Idx = Op.getOperand(1);
6736 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6738 // Get the 128-bit vector.
6739 bool Upper = IdxVal >= NumElems/2;
6740 Vec = Extract128BitVector(Vec,
6741 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
6743 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
6744 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
6747 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6749 if (Subtarget->hasSSE41()) {
6750 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
6755 EVT VT = Op.getValueType();
6756 DebugLoc dl = Op.getDebugLoc();
6757 // TODO: handle v16i8.
6758 if (VT.getSizeInBits() == 16) {
6759 SDValue Vec = Op.getOperand(0);
6760 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6762 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6763 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
6764 DAG.getNode(ISD::BITCAST, dl,
6767 // Transform it so it match pextrw which produces a 32-bit result.
6768 EVT EltVT = MVT::i32;
6769 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
6770 Op.getOperand(0), Op.getOperand(1));
6771 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
6772 DAG.getValueType(VT));
6773 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
6774 } else if (VT.getSizeInBits() == 32) {
6775 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6779 // SHUFPS the element to the lowest double word, then movss.
6780 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
6781 EVT VVT = Op.getOperand(0).getValueType();
6782 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
6783 DAG.getUNDEF(VVT), Mask);
6784 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
6785 DAG.getIntPtrConstant(0));
6786 } else if (VT.getSizeInBits() == 64) {
6787 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6788 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6789 // to match extract_elt for f64.
6790 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6794 // UNPCKHPD the element to the lowest double word, then movsd.
6795 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6796 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
6797 int Mask[2] = { 1, -1 };
6798 EVT VVT = Op.getOperand(0).getValueType();
6799 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
6800 DAG.getUNDEF(VVT), Mask);
6801 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
6802 DAG.getIntPtrConstant(0));
6809 X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6810 SelectionDAG &DAG) const {
6811 EVT VT = Op.getValueType();
6812 EVT EltVT = VT.getVectorElementType();
6813 DebugLoc dl = Op.getDebugLoc();
6815 SDValue N0 = Op.getOperand(0);
6816 SDValue N1 = Op.getOperand(1);
6817 SDValue N2 = Op.getOperand(2);
6819 if (VT.getSizeInBits() == 256)
6822 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
6823 isa<ConstantSDNode>(N2)) {
6825 if (VT == MVT::v8i16)
6826 Opc = X86ISD::PINSRW;
6827 else if (VT == MVT::v16i8)
6828 Opc = X86ISD::PINSRB;
6830 Opc = X86ISD::PINSRB;
6832 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6834 if (N1.getValueType() != MVT::i32)
6835 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6836 if (N2.getValueType() != MVT::i32)
6837 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
6838 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
6839 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
6840 // Bits [7:6] of the constant are the source select. This will always be
6841 // zero here. The DAG Combiner may combine an extract_elt index into these
6842 // bits. For example (insert (extract, 3), 2) could be matched by putting
6843 // the '3' into bits [7:6] of X86ISD::INSERTPS.
6844 // Bits [5:4] of the constant are the destination select. This is the
6845 // value of the incoming immediate.
6846 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
6847 // combine either bitwise AND or insert of float 0.0 to set these bits.
6848 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
6849 // Create this as a scalar to vector..
6850 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
6851 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
6852 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6853 isa<ConstantSDNode>(N2)) {
6854 // PINSR* works with constant index.
6861 X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
6862 EVT VT = Op.getValueType();
6863 EVT EltVT = VT.getVectorElementType();
6865 DebugLoc dl = Op.getDebugLoc();
6866 SDValue N0 = Op.getOperand(0);
6867 SDValue N1 = Op.getOperand(1);
6868 SDValue N2 = Op.getOperand(2);
6870 // If this is a 256-bit vector result, first extract the 128-bit vector,
6871 // insert the element into the extracted half and then place it back.
6872 if (VT.getSizeInBits() == 256) {
6873 if (!isa<ConstantSDNode>(N2))
6876 // Get the desired 128-bit vector half.
6877 unsigned NumElems = VT.getVectorNumElements();
6878 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
6879 bool Upper = IdxVal >= NumElems/2;
6880 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6881 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
6883 // Insert the element into the desired half.
6884 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6885 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
6887 // Insert the changed part back to the 256-bit vector
6888 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
6891 if (Subtarget->hasSSE41())
6892 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6894 if (EltVT == MVT::i8)
6897 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
6898 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6899 // as its second argument.
6900 if (N1.getValueType() != MVT::i32)
6901 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6902 if (N2.getValueType() != MVT::i32)
6903 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
6904 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
6910 X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
6911 LLVMContext *Context = DAG.getContext();
6912 DebugLoc dl = Op.getDebugLoc();
6913 EVT OpVT = Op.getValueType();
6915 // If this is a 256-bit vector result, first insert into a 128-bit
6916 // vector and then insert into the 256-bit vector.
6917 if (OpVT.getSizeInBits() > 128) {
6918 // Insert into a 128-bit vector.
6919 EVT VT128 = EVT::getVectorVT(*Context,
6920 OpVT.getVectorElementType(),
6921 OpVT.getVectorNumElements() / 2);
6923 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6925 // Insert the 128-bit vector.
6926 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6927 DAG.getConstant(0, MVT::i32),
6931 if (Op.getValueType() == MVT::v1i64 &&
6932 Op.getOperand(0).getValueType() == MVT::i64)
6933 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
6935 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
6936 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6937 "Expected an SSE type!");
6938 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
6939 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
6942 // Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6943 // a simple subregister reference or explicit instructions to grab
6944 // upper bits of a vector.
6946 X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6947 if (Subtarget->hasAVX()) {
6948 DebugLoc dl = Op.getNode()->getDebugLoc();
6949 SDValue Vec = Op.getNode()->getOperand(0);
6950 SDValue Idx = Op.getNode()->getOperand(1);
6952 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6953 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6954 return Extract128BitVector(Vec, Idx, DAG, dl);
6960 // Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6961 // simple superregister reference or explicit instructions to insert
6962 // the upper bits of a vector.
6964 X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6965 if (Subtarget->hasAVX()) {
6966 DebugLoc dl = Op.getNode()->getDebugLoc();
6967 SDValue Vec = Op.getNode()->getOperand(0);
6968 SDValue SubVec = Op.getNode()->getOperand(1);
6969 SDValue Idx = Op.getNode()->getOperand(2);
6971 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6972 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
6973 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
6979 // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6980 // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6981 // one of the above mentioned nodes. It has to be wrapped because otherwise
6982 // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6983 // be used to form addressing mode. These wrapped nodes will be selected
6986 X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
6987 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
6989 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6991 unsigned char OpFlag = 0;
6992 unsigned WrapperKind = X86ISD::Wrapper;
6993 CodeModel::Model M = getTargetMachine().getCodeModel();
6995 if (Subtarget->isPICStyleRIPRel() &&
6996 (M == CodeModel::Small || M == CodeModel::Kernel))
6997 WrapperKind = X86ISD::WrapperRIP;
6998 else if (Subtarget->isPICStyleGOT())
6999 OpFlag = X86II::MO_GOTOFF;
7000 else if (Subtarget->isPICStyleStubPIC())
7001 OpFlag = X86II::MO_PIC_BASE_OFFSET;
7003 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
7005 CP->getOffset(), OpFlag);
7006 DebugLoc DL = CP->getDebugLoc();
7007 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
7008 // With PIC, the address is actually $g + Offset.
7010 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7011 DAG.getNode(X86ISD::GlobalBaseReg,
7012 DebugLoc(), getPointerTy()),
7019 SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
7020 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
7022 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7024 unsigned char OpFlag = 0;
7025 unsigned WrapperKind = X86ISD::Wrapper;
7026 CodeModel::Model M = getTargetMachine().getCodeModel();
7028 if (Subtarget->isPICStyleRIPRel() &&
7029 (M == CodeModel::Small || M == CodeModel::Kernel))
7030 WrapperKind = X86ISD::WrapperRIP;
7031 else if (Subtarget->isPICStyleGOT())
7032 OpFlag = X86II::MO_GOTOFF;
7033 else if (Subtarget->isPICStyleStubPIC())
7034 OpFlag = X86II::MO_PIC_BASE_OFFSET;
7036 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7038 DebugLoc DL = JT->getDebugLoc();
7039 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
7041 // With PIC, the address is actually $g + Offset.
7043 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7044 DAG.getNode(X86ISD::GlobalBaseReg,
7045 DebugLoc(), getPointerTy()),
7052 X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
7053 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
7055 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7057 unsigned char OpFlag = 0;
7058 unsigned WrapperKind = X86ISD::Wrapper;
7059 CodeModel::Model M = getTargetMachine().getCodeModel();
7061 if (Subtarget->isPICStyleRIPRel() &&
7062 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7063 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7064 OpFlag = X86II::MO_GOTPCREL;
7065 WrapperKind = X86ISD::WrapperRIP;
7066 } else if (Subtarget->isPICStyleGOT()) {
7067 OpFlag = X86II::MO_GOT;
7068 } else if (Subtarget->isPICStyleStubPIC()) {
7069 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7070 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7071 OpFlag = X86II::MO_DARWIN_NONLAZY;
7074 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
7076 DebugLoc DL = Op.getDebugLoc();
7077 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
7080 // With PIC, the address is actually $g + Offset.
7081 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
7082 !Subtarget->is64Bit()) {
7083 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7084 DAG.getNode(X86ISD::GlobalBaseReg,
7085 DebugLoc(), getPointerTy()),
7089 // For symbols that require a load from a stub to get the address, emit the
7091 if (isGlobalStubReference(OpFlag))
7092 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
7093 MachinePointerInfo::getGOT(), false, false, false, 0);
7099 X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
7100 // Create the TargetBlockAddressAddress node.
7101 unsigned char OpFlags =
7102 Subtarget->ClassifyBlockAddressReference();
7103 CodeModel::Model M = getTargetMachine().getCodeModel();
7104 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
7105 DebugLoc dl = Op.getDebugLoc();
7106 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7107 /*isTarget=*/true, OpFlags);
7109 if (Subtarget->isPICStyleRIPRel() &&
7110 (M == CodeModel::Small || M == CodeModel::Kernel))
7111 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7113 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
7115 // With PIC, the address is actually $g + Offset.
7116 if (isGlobalRelativeToPICBase(OpFlags)) {
7117 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7118 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7126 X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
7128 SelectionDAG &DAG) const {
7129 // Create the TargetGlobalAddress node, folding in the constant
7130 // offset if it is legal.
7131 unsigned char OpFlags =
7132 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
7133 CodeModel::Model M = getTargetMachine().getCodeModel();
7135 if (OpFlags == X86II::MO_NO_FLAG &&
7136 X86::isOffsetSuitableForCodeModel(Offset, M)) {
7137 // A direct static reference to a global.
7138 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
7141 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
7144 if (Subtarget->isPICStyleRIPRel() &&
7145 (M == CodeModel::Small || M == CodeModel::Kernel))
7146 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7148 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
7150 // With PIC, the address is actually $g + Offset.
7151 if (isGlobalRelativeToPICBase(OpFlags)) {
7152 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7153 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7157 // For globals that require a load from a stub to get the address, emit the
7159 if (isGlobalStubReference(OpFlags))
7160 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
7161 MachinePointerInfo::getGOT(), false, false, false, 0);
7163 // If there was a non-zero offset that we didn't fold, create an explicit
7166 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
7167 DAG.getConstant(Offset, getPointerTy()));
7173 X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
7174 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
7175 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
7176 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
7180 GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
7181 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
7182 unsigned char OperandFlags) {
7183 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7184 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7185 DebugLoc dl = GA->getDebugLoc();
7186 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7187 GA->getValueType(0),
7191 SDValue Ops[] = { Chain, TGA, *InFlag };
7192 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
7194 SDValue Ops[] = { Chain, TGA };
7195 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
7198 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
7199 MFI->setAdjustsStack(true);
7201 SDValue Flag = Chain.getValue(1);
7202 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
7205 // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
7207 LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
7210 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7211 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7212 DAG.getNode(X86ISD::GlobalBaseReg,
7213 DebugLoc(), PtrVT), InFlag);
7214 InFlag = Chain.getValue(1);
7216 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
7219 // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
7221 LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
7223 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7224 X86::RAX, X86II::MO_TLSGD);
7227 // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7228 // "local exec" model.
7229 static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
7230 const EVT PtrVT, TLSModel::Model model,
7232 DebugLoc dl = GA->getDebugLoc();
7234 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7235 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7236 is64Bit ? 257 : 256));
7238 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
7239 DAG.getIntPtrConstant(0),
7240 MachinePointerInfo(Ptr),
7241 false, false, false, 0);
7243 unsigned char OperandFlags = 0;
7244 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7246 unsigned WrapperKind = X86ISD::Wrapper;
7247 if (model == TLSModel::LocalExec) {
7248 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
7249 } else if (is64Bit) {
7250 assert(model == TLSModel::InitialExec);
7251 OperandFlags = X86II::MO_GOTTPOFF;
7252 WrapperKind = X86ISD::WrapperRIP;
7254 assert(model == TLSModel::InitialExec);
7255 OperandFlags = X86II::MO_INDNTPOFF;
7258 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7260 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7261 GA->getValueType(0),
7262 GA->getOffset(), OperandFlags);
7263 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7265 if (model == TLSModel::InitialExec)
7266 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7267 MachinePointerInfo::getGOT(), false, false, false, 0);
7269 // The address of the thread local variable is the add of the thread
7270 // pointer with the offset of the variable.
7271 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
7275 X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
7277 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
7278 const GlobalValue *GV = GA->getGlobal();
7280 if (Subtarget->isTargetELF()) {
7281 // TODO: implement the "local dynamic" model
7282 // TODO: implement the "initial exec"model for pic executables
7284 // If GV is an alias then use the aliasee for determining
7285 // thread-localness.
7286 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7287 GV = GA->resolveAliasedGlobal(false);
7289 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
7292 case TLSModel::GeneralDynamic:
7293 case TLSModel::LocalDynamic: // not implemented
7294 if (Subtarget->is64Bit())
7295 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7296 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
7298 case TLSModel::InitialExec:
7299 case TLSModel::LocalExec:
7300 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7301 Subtarget->is64Bit());
7303 } else if (Subtarget->isTargetDarwin()) {
7304 // Darwin only has one model of TLS. Lower to that.
7305 unsigned char OpFlag = 0;
7306 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7307 X86ISD::WrapperRIP : X86ISD::Wrapper;
7309 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7311 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7312 !Subtarget->is64Bit();
7314 OpFlag = X86II::MO_TLVP_PIC_BASE;
7316 OpFlag = X86II::MO_TLVP;
7317 DebugLoc DL = Op.getDebugLoc();
7318 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
7319 GA->getValueType(0),
7320 GA->getOffset(), OpFlag);
7321 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
7323 // With PIC32, the address is actually $g + Offset.
7325 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7326 DAG.getNode(X86ISD::GlobalBaseReg,
7327 DebugLoc(), getPointerTy()),
7330 // Lowering the machine isd will make sure everything is in the right
7332 SDValue Chain = DAG.getEntryNode();
7333 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7334 SDValue Args[] = { Chain, Offset };
7335 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
7337 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7338 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7339 MFI->setAdjustsStack(true);
7341 // And our return value (tls address) is in the standard call return value
7343 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
7344 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7346 } else if (Subtarget->isTargetWindows()) {
7347 // Just use the implicit TLS architecture
7348 // Need to generate someting similar to:
7349 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7351 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7352 // mov rcx, qword [rdx+rcx*8]
7353 // mov eax, .tls$:tlsvar
7354 // [rax+rcx] contains the address
7355 // Windows 64bit: gs:0x58
7356 // Windows 32bit: fs:__tls_array
7358 // If GV is an alias then use the aliasee for determining
7359 // thread-localness.
7360 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7361 GV = GA->resolveAliasedGlobal(false);
7362 DebugLoc dl = GA->getDebugLoc();
7363 SDValue Chain = DAG.getEntryNode();
7365 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7366 // %gs:0x58 (64-bit).
7367 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7368 ? Type::getInt8PtrTy(*DAG.getContext(),
7370 : Type::getInt32PtrTy(*DAG.getContext(),
7373 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7374 Subtarget->is64Bit()
7375 ? DAG.getIntPtrConstant(0x58)
7376 : DAG.getExternalSymbol("_tls_array",
7378 MachinePointerInfo(Ptr),
7379 false, false, false, 0);
7381 // Load the _tls_index variable
7382 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7383 if (Subtarget->is64Bit())
7384 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7385 IDX, MachinePointerInfo(), MVT::i32,
7388 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7389 false, false, false, 0);
7391 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7393 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7395 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7396 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7397 false, false, false, 0);
7399 // Get the offset of start of .tls section
7400 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7401 GA->getValueType(0),
7402 GA->getOffset(), X86II::MO_SECREL);
7403 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7405 // The address of the thread local variable is the add of the thread
7406 // pointer with the offset of the variable.
7407 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
7410 llvm_unreachable("TLS not implemented for this target.");
7414 /// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7415 /// and take a 2 x i32 value to shift plus a shift amount.
7416 SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
7417 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
7418 EVT VT = Op.getValueType();
7419 unsigned VTBits = VT.getSizeInBits();
7420 DebugLoc dl = Op.getDebugLoc();
7421 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
7422 SDValue ShOpLo = Op.getOperand(0);
7423 SDValue ShOpHi = Op.getOperand(1);
7424 SDValue ShAmt = Op.getOperand(2);
7425 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
7426 DAG.getConstant(VTBits - 1, MVT::i8))
7427 : DAG.getConstant(0, VT);
7430 if (Op.getOpcode() == ISD::SHL_PARTS) {
7431 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7432 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
7434 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7435 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
7438 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7439 DAG.getConstant(VTBits, MVT::i8));
7440 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
7441 AndNode, DAG.getConstant(0, MVT::i8));
7444 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
7445 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7446 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
7448 if (Op.getOpcode() == ISD::SHL_PARTS) {
7449 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7450 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
7452 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7453 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
7456 SDValue Ops[2] = { Lo, Hi };
7457 return DAG.getMergeValues(Ops, 2, dl);
7460 SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7461 SelectionDAG &DAG) const {
7462 EVT SrcVT = Op.getOperand(0).getValueType();
7464 if (SrcVT.isVector())
7467 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
7468 "Unknown SINT_TO_FP to lower!");
7470 // These are really Legal; return the operand so the caller accepts it as
7472 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
7474 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
7475 Subtarget->is64Bit()) {
7479 DebugLoc dl = Op.getDebugLoc();
7480 unsigned Size = SrcVT.getSizeInBits()/8;
7481 MachineFunction &MF = DAG.getMachineFunction();
7482 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
7483 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7484 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
7486 MachinePointerInfo::getFixedStack(SSFI),
7488 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7491 SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
7493 SelectionDAG &DAG) const {
7495 DebugLoc DL = Op.getDebugLoc();
7497 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
7499 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
7501 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
7503 unsigned ByteSize = SrcVT.getSizeInBits()/8;
7505 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7506 MachineMemOperand *MMO;
7508 int SSFI = FI->getIndex();
7510 DAG.getMachineFunction()
7511 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7512 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7514 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7515 StackSlot = StackSlot.getOperand(1);
7517 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
7518 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7520 Tys, Ops, array_lengthof(Ops),
7524 Chain = Result.getValue(1);
7525 SDValue InFlag = Result.getValue(2);
7527 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7528 // shouldn't be necessary except that RFP cannot be live across
7529 // multiple blocks. When stackifier is fixed, they can be uncoupled.
7530 MachineFunction &MF = DAG.getMachineFunction();
7531 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7532 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
7533 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7534 Tys = DAG.getVTList(MVT::Other);
7536 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7538 MachineMemOperand *MMO =
7539 DAG.getMachineFunction()
7540 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7541 MachineMemOperand::MOStore, SSFISize, SSFISize);
7543 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7544 Ops, array_lengthof(Ops),
7545 Op.getValueType(), MMO);
7546 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
7547 MachinePointerInfo::getFixedStack(SSFI),
7548 false, false, false, 0);
7554 // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
7555 SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7556 SelectionDAG &DAG) const {
7557 // This algorithm is not obvious. Here it is what we're trying to output:
7560 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7561 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7565 pshufd $0x4e, %xmm0, %xmm1
7570 DebugLoc dl = Op.getDebugLoc();
7571 LLVMContext *Context = DAG.getContext();
7573 // Build some magic constants.
7574 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7575 Constant *C0 = ConstantDataVector::get(*Context, CV0);
7576 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
7578 SmallVector<Constant*,2> CV1;
7580 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
7582 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7583 Constant *C1 = ConstantVector::get(CV1);
7584 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
7586 // Load the 64-bit value into an XMM register.
7587 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7589 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
7590 MachinePointerInfo::getConstantPool(),
7591 false, false, false, 16);
7592 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7593 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7596 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
7597 MachinePointerInfo::getConstantPool(),
7598 false, false, false, 16);
7599 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
7600 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
7603 if (Subtarget->hasSSE3()) {
7604 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7605 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7607 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7608 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7610 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7611 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7615 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
7616 DAG.getIntPtrConstant(0));
7619 // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
7620 SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7621 SelectionDAG &DAG) const {
7622 DebugLoc dl = Op.getDebugLoc();
7623 // FP constant to bias correct the final result.
7624 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
7627 // Load the 32-bit value into an XMM register.
7628 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7631 // Zero out the upper parts of the register.
7632 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
7634 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
7635 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
7636 DAG.getIntPtrConstant(0));
7638 // Or the load with the bias.
7639 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
7640 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
7641 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
7643 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
7644 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
7645 MVT::v2f64, Bias)));
7646 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
7647 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
7648 DAG.getIntPtrConstant(0));
7650 // Subtract the bias.
7651 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
7653 // Handle final rounding.
7654 EVT DestVT = Op.getValueType();
7656 if (DestVT.bitsLT(MVT::f64)) {
7657 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
7658 DAG.getIntPtrConstant(0));
7659 } else if (DestVT.bitsGT(MVT::f64)) {
7660 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
7663 // Handle final rounding.
7667 SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7668 SelectionDAG &DAG) const {
7669 SDValue N0 = Op.getOperand(0);
7670 DebugLoc dl = Op.getDebugLoc();
7672 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
7673 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7674 // the optimization here.
7675 if (DAG.SignBitIsZero(N0))
7676 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
7678 EVT SrcVT = N0.getValueType();
7679 EVT DstVT = Op.getValueType();
7680 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
7681 return LowerUINT_TO_FP_i64(Op, DAG);
7682 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
7683 return LowerUINT_TO_FP_i32(Op, DAG);
7684 else if (Subtarget->is64Bit() &&
7685 SrcVT == MVT::i64 && DstVT == MVT::f32)
7688 // Make a 64-bit buffer, and use it to build an FILD.
7689 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
7690 if (SrcVT == MVT::i32) {
7691 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7692 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7693 getPointerTy(), StackSlot, WordOff);
7694 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
7695 StackSlot, MachinePointerInfo(),
7697 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
7698 OffsetSlot, MachinePointerInfo(),
7700 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7704 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7705 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
7706 StackSlot, MachinePointerInfo(),
7708 // For i64 source, we need to add the appropriate power of 2 if the input
7709 // was negative. This is the same as the optimization in
7710 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7711 // we must be careful to do the computation in x87 extended precision, not
7712 // in SSE. (The generic code can't know it's OK to do this, or how to.)
7713 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7714 MachineMemOperand *MMO =
7715 DAG.getMachineFunction()
7716 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7717 MachineMemOperand::MOLoad, 8, 8);
7719 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7720 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
7721 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7724 APInt FF(32, 0x5F800000ULL);
7726 // Check whether the sign bit is set.
7727 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7728 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7731 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7732 SDValue FudgePtr = DAG.getConstantPool(
7733 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7736 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7737 SDValue Zero = DAG.getIntPtrConstant(0);
7738 SDValue Four = DAG.getIntPtrConstant(4);
7739 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7741 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7743 // Load the value out, extending it from f32 to f80.
7744 // FIXME: Avoid the extend by constructing the right constant pool?
7745 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
7746 FudgePtr, MachinePointerInfo::getConstantPool(),
7747 MVT::f32, false, false, 4);
7748 // Extend everything to 80 bits to force it to be done on x87.
7749 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7750 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
7753 std::pair<SDValue,SDValue> X86TargetLowering::
7754 FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
7755 DebugLoc DL = Op.getDebugLoc();
7757 EVT DstTy = Op.getValueType();
7759 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
7760 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7764 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7765 DstTy.getSimpleVT() >= MVT::i16 &&
7766 "Unknown FP_TO_INT to lower!");
7768 // These are really Legal.
7769 if (DstTy == MVT::i32 &&
7770 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
7771 return std::make_pair(SDValue(), SDValue());
7772 if (Subtarget->is64Bit() &&
7773 DstTy == MVT::i64 &&
7774 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
7775 return std::make_pair(SDValue(), SDValue());
7777 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7778 // stack slot, or into the FTOL runtime function.
7779 MachineFunction &MF = DAG.getMachineFunction();
7780 unsigned MemSize = DstTy.getSizeInBits()/8;
7781 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
7782 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7785 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7786 Opc = X86ISD::WIN_FTOL;
7788 switch (DstTy.getSimpleVT().SimpleTy) {
7789 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7790 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7791 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7792 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7795 SDValue Chain = DAG.getEntryNode();
7796 SDValue Value = Op.getOperand(0);
7797 EVT TheVT = Op.getOperand(0).getValueType();
7798 // FIXME This causes a redundant load/store if the SSE-class value is already
7799 // in memory, such as if it is on the callstack.
7800 if (isScalarFPTypeInSSEReg(TheVT)) {
7801 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
7802 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
7803 MachinePointerInfo::getFixedStack(SSFI),
7805 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
7807 Chain, StackSlot, DAG.getValueType(TheVT)
7810 MachineMemOperand *MMO =
7811 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7812 MachineMemOperand::MOLoad, MemSize, MemSize);
7813 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7815 Chain = Value.getValue(1);
7816 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
7817 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7820 MachineMemOperand *MMO =
7821 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7822 MachineMemOperand::MOStore, MemSize, MemSize);
7824 if (Opc != X86ISD::WIN_FTOL) {
7825 // Build the FP_TO_INT*_IN_MEM
7826 SDValue Ops[] = { Chain, Value, StackSlot };
7827 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7828 Ops, 3, DstTy, MMO);
7829 return std::make_pair(FIST, StackSlot);
7831 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7832 DAG.getVTList(MVT::Other, MVT::Glue),
7834 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7835 MVT::i32, ftol.getValue(1));
7836 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7837 MVT::i32, eax.getValue(2));
7838 SDValue Ops[] = { eax, edx };
7839 SDValue pair = IsReplace
7840 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7841 : DAG.getMergeValues(Ops, 2, DL);
7842 return std::make_pair(pair, SDValue());
7846 SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7847 SelectionDAG &DAG) const {
7848 if (Op.getValueType().isVector())
7851 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7852 /*IsSigned=*/ true, /*IsReplace=*/ false);
7853 SDValue FIST = Vals.first, StackSlot = Vals.second;
7854 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7855 if (FIST.getNode() == 0) return Op;
7857 if (StackSlot.getNode())
7859 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7860 FIST, StackSlot, MachinePointerInfo(),
7861 false, false, false, 0);
7863 // The node is the result.
7867 SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7868 SelectionDAG &DAG) const {
7869 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7870 /*IsSigned=*/ false, /*IsReplace=*/ false);
7871 SDValue FIST = Vals.first, StackSlot = Vals.second;
7872 assert(FIST.getNode() && "Unexpected failure");
7874 if (StackSlot.getNode())
7876 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7877 FIST, StackSlot, MachinePointerInfo(),
7878 false, false, false, 0);
7880 // The node is the result.
7884 SDValue X86TargetLowering::LowerFABS(SDValue Op,
7885 SelectionDAG &DAG) const {
7886 LLVMContext *Context = DAG.getContext();
7887 DebugLoc dl = Op.getDebugLoc();
7888 EVT VT = Op.getValueType();
7891 EltVT = VT.getVectorElementType();
7893 if (EltVT == MVT::f64) {
7894 C = ConstantVector::getSplat(2,
7895 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7897 C = ConstantVector::getSplat(4,
7898 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7900 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7901 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7902 MachinePointerInfo::getConstantPool(),
7903 false, false, false, 16);
7904 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
7907 SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
7908 LLVMContext *Context = DAG.getContext();
7909 DebugLoc dl = Op.getDebugLoc();
7910 EVT VT = Op.getValueType();
7912 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7913 if (VT.isVector()) {
7914 EltVT = VT.getVectorElementType();
7915 NumElts = VT.getVectorNumElements();
7918 if (EltVT == MVT::f64)
7919 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7921 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7922 C = ConstantVector::getSplat(NumElts, C);
7923 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7924 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7925 MachinePointerInfo::getConstantPool(),
7926 false, false, false, 16);
7927 if (VT.isVector()) {
7928 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
7929 return DAG.getNode(ISD::BITCAST, dl, VT,
7930 DAG.getNode(ISD::XOR, dl, XORVT,
7931 DAG.getNode(ISD::BITCAST, dl, XORVT,
7933 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
7935 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
7939 SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
7940 LLVMContext *Context = DAG.getContext();
7941 SDValue Op0 = Op.getOperand(0);
7942 SDValue Op1 = Op.getOperand(1);
7943 DebugLoc dl = Op.getDebugLoc();
7944 EVT VT = Op.getValueType();
7945 EVT SrcVT = Op1.getValueType();
7947 // If second operand is smaller, extend it first.
7948 if (SrcVT.bitsLT(VT)) {
7949 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
7952 // And if it is bigger, shrink it first.
7953 if (SrcVT.bitsGT(VT)) {
7954 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
7958 // At this point the operands and the result should have the same
7959 // type, and that won't be f80 since that is not custom lowered.
7961 // First get the sign bit of second operand.
7962 SmallVector<Constant*,4> CV;
7963 if (SrcVT == MVT::f64) {
7964 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7965 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
7967 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7968 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7969 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7970 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7972 Constant *C = ConstantVector::get(CV);
7973 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7974 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
7975 MachinePointerInfo::getConstantPool(),
7976 false, false, false, 16);
7977 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
7979 // Shift sign bit right or left if the two operands have different types.
7980 if (SrcVT.bitsGT(VT)) {
7981 // Op0 is MVT::f32, Op1 is MVT::f64.
7982 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7983 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7984 DAG.getConstant(32, MVT::i32));
7985 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
7986 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
7987 DAG.getIntPtrConstant(0));
7990 // Clear first operand sign bit.
7992 if (VT == MVT::f64) {
7993 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7994 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
7996 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7997 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7998 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7999 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8001 C = ConstantVector::get(CV);
8002 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8003 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8004 MachinePointerInfo::getConstantPool(),
8005 false, false, false, 16);
8006 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
8008 // Or the value with the sign bit.
8009 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
8012 SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8013 SDValue N0 = Op.getOperand(0);
8014 DebugLoc dl = Op.getDebugLoc();
8015 EVT VT = Op.getValueType();
8017 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8018 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8019 DAG.getConstant(1, VT));
8020 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8023 /// Emit nodes that will be selected as "test Op0,Op0", or something
8025 SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
8026 SelectionDAG &DAG) const {
8027 DebugLoc dl = Op.getDebugLoc();
8029 // CF and OF aren't always set the way we want. Determine which
8030 // of these we need.
8031 bool NeedCF = false;
8032 bool NeedOF = false;
8035 case X86::COND_A: case X86::COND_AE:
8036 case X86::COND_B: case X86::COND_BE:
8039 case X86::COND_G: case X86::COND_GE:
8040 case X86::COND_L: case X86::COND_LE:
8041 case X86::COND_O: case X86::COND_NO:
8046 // See if we can use the EFLAGS value from the operand instead of
8047 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8048 // we prove that the arithmetic won't overflow, we can't use OF or CF.
8049 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8050 // Emit a CMP with 0, which is the TEST pattern.
8051 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8052 DAG.getConstant(0, Op.getValueType()));
8054 unsigned Opcode = 0;
8055 unsigned NumOperands = 0;
8056 switch (Op.getNode()->getOpcode()) {
8058 // Due to an isel shortcoming, be conservative if this add is likely to be
8059 // selected as part of a load-modify-store instruction. When the root node
8060 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8061 // uses of other nodes in the match, such as the ADD in this case. This
8062 // leads to the ADD being left around and reselected, with the result being
8063 // two adds in the output. Alas, even if none our users are stores, that
8064 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8065 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8066 // climbing the DAG back to the root, and it doesn't seem to be worth the
8068 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8069 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8070 if (UI->getOpcode() != ISD::CopyToReg &&
8071 UI->getOpcode() != ISD::SETCC &&
8072 UI->getOpcode() != ISD::STORE)
8075 if (ConstantSDNode *C =
8076 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8077 // An add of one will be selected as an INC.
8078 if (C->getAPIntValue() == 1) {
8079 Opcode = X86ISD::INC;
8084 // An add of negative one (subtract of one) will be selected as a DEC.
8085 if (C->getAPIntValue().isAllOnesValue()) {
8086 Opcode = X86ISD::DEC;
8092 // Otherwise use a regular EFLAGS-setting add.
8093 Opcode = X86ISD::ADD;
8097 // If the primary and result isn't used, don't bother using X86ISD::AND,
8098 // because a TEST instruction will be better.
8099 bool NonFlagUse = false;
8100 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8101 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8103 unsigned UOpNo = UI.getOperandNo();
8104 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8105 // Look pass truncate.
8106 UOpNo = User->use_begin().getOperandNo();
8107 User = *User->use_begin();
8110 if (User->getOpcode() != ISD::BRCOND &&
8111 User->getOpcode() != ISD::SETCC &&
8112 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8125 // Due to the ISEL shortcoming noted above, be conservative if this op is
8126 // likely to be selected as part of a load-modify-store instruction.
8127 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8128 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8129 if (UI->getOpcode() == ISD::STORE)
8132 // Otherwise use a regular EFLAGS-setting instruction.
8133 switch (Op.getNode()->getOpcode()) {
8134 default: llvm_unreachable("unexpected operator!");
8135 case ISD::SUB: Opcode = X86ISD::SUB; break;
8136 case ISD::OR: Opcode = X86ISD::OR; break;
8137 case ISD::XOR: Opcode = X86ISD::XOR; break;
8138 case ISD::AND: Opcode = X86ISD::AND; break;
8150 return SDValue(Op.getNode(), 1);
8157 // Emit a CMP with 0, which is the TEST pattern.
8158 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8159 DAG.getConstant(0, Op.getValueType()));
8161 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8162 SmallVector<SDValue, 4> Ops;
8163 for (unsigned i = 0; i != NumOperands; ++i)
8164 Ops.push_back(Op.getOperand(i));
8166 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8167 DAG.ReplaceAllUsesWith(Op, New);
8168 return SDValue(New.getNode(), 1);
8171 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
8173 SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
8174 SelectionDAG &DAG) const {
8175 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8176 if (C->getAPIntValue() == 0)
8177 return EmitTest(Op0, X86CC, DAG);
8179 DebugLoc dl = Op0.getDebugLoc();
8180 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
8183 /// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8184 /// if it's possible.
8185 SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8186 DebugLoc dl, SelectionDAG &DAG) const {
8187 SDValue Op0 = And.getOperand(0);
8188 SDValue Op1 = And.getOperand(1);
8189 if (Op0.getOpcode() == ISD::TRUNCATE)
8190 Op0 = Op0.getOperand(0);
8191 if (Op1.getOpcode() == ISD::TRUNCATE)
8192 Op1 = Op1.getOperand(0);
8195 if (Op1.getOpcode() == ISD::SHL)
8196 std::swap(Op0, Op1);
8197 if (Op0.getOpcode() == ISD::SHL) {
8198 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8199 if (And00C->getZExtValue() == 1) {
8200 // If we looked past a truncate, check that it's only truncating away
8202 unsigned BitWidth = Op0.getValueSizeInBits();
8203 unsigned AndBitWidth = And.getValueSizeInBits();
8204 if (BitWidth > AndBitWidth) {
8206 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
8207 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8211 RHS = Op0.getOperand(1);
8213 } else if (Op1.getOpcode() == ISD::Constant) {
8214 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
8215 uint64_t AndRHSVal = AndRHS->getZExtValue();
8216 SDValue AndLHS = Op0;
8218 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
8219 LHS = AndLHS.getOperand(0);
8220 RHS = AndLHS.getOperand(1);
8223 // Use BT if the immediate can't be encoded in a TEST instruction.
8224 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8226 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8230 if (LHS.getNode()) {
8231 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
8232 // instruction. Since the shift amount is in-range-or-undefined, we know
8233 // that doing a bittest on the i32 value is ok. We extend to i32 because
8234 // the encoding for the i16 version is larger than the i32 version.
8235 // Also promote i16 to i32 for performance / code size reason.
8236 if (LHS.getValueType() == MVT::i8 ||
8237 LHS.getValueType() == MVT::i16)
8238 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
8240 // If the operand types disagree, extend the shift amount to match. Since
8241 // BT ignores high bits (like shifts) we can use anyextend.
8242 if (LHS.getValueType() != RHS.getValueType())
8243 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
8245 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8246 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8247 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8248 DAG.getConstant(Cond, MVT::i8), BT);
8254 SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
8256 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8258 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8259 SDValue Op0 = Op.getOperand(0);
8260 SDValue Op1 = Op.getOperand(1);
8261 DebugLoc dl = Op.getDebugLoc();
8262 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8264 // Optimize to BT if possible.
8265 // Lower (X & (1 << N)) == 0 to BT(X, N).
8266 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8267 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
8268 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
8269 Op1.getOpcode() == ISD::Constant &&
8270 cast<ConstantSDNode>(Op1)->isNullValue() &&
8271 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8272 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8273 if (NewSetCC.getNode())
8277 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8279 if (Op1.getOpcode() == ISD::Constant &&
8280 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
8281 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8282 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8284 // If the input is a setcc, then reuse the input setcc or use a new one with
8285 // the inverted condition.
8286 if (Op0.getOpcode() == X86ISD::SETCC) {
8287 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8288 bool Invert = (CC == ISD::SETNE) ^
8289 cast<ConstantSDNode>(Op1)->isNullValue();
8290 if (!Invert) return Op0;
8292 CCode = X86::GetOppositeBranchCondition(CCode);
8293 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8294 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8298 bool isFP = Op1.getValueType().isFloatingPoint();
8299 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
8300 if (X86CC == X86::COND_INVALID)
8303 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
8304 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8305 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
8308 // Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
8309 // ones, and then concatenate the result back.
8310 static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
8311 EVT VT = Op.getValueType();
8313 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
8314 "Unsupported value type for operation");
8316 int NumElems = VT.getVectorNumElements();
8317 DebugLoc dl = Op.getDebugLoc();
8318 SDValue CC = Op.getOperand(2);
8319 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8320 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8322 // Extract the LHS vectors
8323 SDValue LHS = Op.getOperand(0);
8324 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8325 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8327 // Extract the RHS vectors
8328 SDValue RHS = Op.getOperand(1);
8329 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8330 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8332 // Issue the operation on the smaller types and concatenate the result back
8333 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8334 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8335 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8336 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8337 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8341 SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
8343 SDValue Op0 = Op.getOperand(0);
8344 SDValue Op1 = Op.getOperand(1);
8345 SDValue CC = Op.getOperand(2);
8346 EVT VT = Op.getValueType();
8347 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8348 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
8349 DebugLoc dl = Op.getDebugLoc();
8353 EVT EltVT = Op0.getValueType().getVectorElementType();
8354 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
8358 // SSE Condition code mapping:
8367 switch (SetCCOpcode) {
8370 case ISD::SETEQ: SSECC = 0; break;
8372 case ISD::SETGT: Swap = true; // Fallthrough
8374 case ISD::SETOLT: SSECC = 1; break;
8376 case ISD::SETGE: Swap = true; // Fallthrough
8378 case ISD::SETOLE: SSECC = 2; break;
8379 case ISD::SETUO: SSECC = 3; break;
8381 case ISD::SETNE: SSECC = 4; break;
8382 case ISD::SETULE: Swap = true;
8383 case ISD::SETUGE: SSECC = 5; break;
8384 case ISD::SETULT: Swap = true;
8385 case ISD::SETUGT: SSECC = 6; break;
8386 case ISD::SETO: SSECC = 7; break;
8389 std::swap(Op0, Op1);
8391 // In the two special cases we can't handle, emit two comparisons.
8393 if (SetCCOpcode == ISD::SETUEQ) {
8395 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8396 DAG.getConstant(3, MVT::i8));
8397 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8398 DAG.getConstant(0, MVT::i8));
8399 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
8400 } else if (SetCCOpcode == ISD::SETONE) {
8402 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8403 DAG.getConstant(7, MVT::i8));
8404 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8405 DAG.getConstant(4, MVT::i8));
8406 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
8408 llvm_unreachable("Illegal FP comparison");
8410 // Handle all other FP comparisons here.
8411 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8412 DAG.getConstant(SSECC, MVT::i8));
8415 // Break 256-bit integer vector compare into smaller ones.
8416 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
8417 return Lower256IntVSETCC(Op, DAG);
8419 // We are handling one of the integer comparisons here. Since SSE only has
8420 // GT and EQ comparisons for integer, swapping operands and multiple
8421 // operations may be required for some comparisons.
8423 bool Swap = false, Invert = false, FlipSigns = false;
8425 switch (SetCCOpcode) {
8427 case ISD::SETNE: Invert = true;
8428 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
8429 case ISD::SETLT: Swap = true;
8430 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
8431 case ISD::SETGE: Swap = true;
8432 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
8433 case ISD::SETULT: Swap = true;
8434 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
8435 case ISD::SETUGE: Swap = true;
8436 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
8439 std::swap(Op0, Op1);
8441 // Check that the operation in question is available (most are plain SSE2,
8442 // but PCMPGTQ and PCMPEQQ have different requirements).
8443 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
8445 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
8448 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8449 // bits of the inputs before performing those operations.
8451 EVT EltVT = VT.getVectorElementType();
8452 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8454 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
8455 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8457 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8458 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
8461 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
8463 // If the logical-not of the result is required, perform that now.
8465 Result = DAG.getNOT(dl, Result, VT);
8470 // isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
8471 static bool isX86LogicalCmp(SDValue Op) {
8472 unsigned Opc = Op.getNode()->getOpcode();
8473 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8475 if (Op.getResNo() == 1 &&
8476 (Opc == X86ISD::ADD ||
8477 Opc == X86ISD::SUB ||
8478 Opc == X86ISD::ADC ||
8479 Opc == X86ISD::SBB ||
8480 Opc == X86ISD::SMUL ||
8481 Opc == X86ISD::UMUL ||
8482 Opc == X86ISD::INC ||
8483 Opc == X86ISD::DEC ||
8484 Opc == X86ISD::OR ||
8485 Opc == X86ISD::XOR ||
8486 Opc == X86ISD::AND))
8489 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8495 static bool isZero(SDValue V) {
8496 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8497 return C && C->isNullValue();
8500 static bool isAllOnes(SDValue V) {
8501 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8502 return C && C->isAllOnesValue();
8505 SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
8506 bool addTest = true;
8507 SDValue Cond = Op.getOperand(0);
8508 SDValue Op1 = Op.getOperand(1);
8509 SDValue Op2 = Op.getOperand(2);
8510 DebugLoc DL = Op.getDebugLoc();
8513 if (Cond.getOpcode() == ISD::SETCC) {
8514 SDValue NewCond = LowerSETCC(Cond, DAG);
8515 if (NewCond.getNode())
8519 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
8520 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
8521 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
8522 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
8523 if (Cond.getOpcode() == X86ISD::SETCC &&
8524 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8525 isZero(Cond.getOperand(1).getOperand(1))) {
8526 SDValue Cmp = Cond.getOperand(1);
8528 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8530 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
8531 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8532 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
8534 SDValue CmpOp0 = Cmp.getOperand(0);
8535 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8536 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
8538 SDValue Res = // Res = 0 or -1.
8539 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8540 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
8542 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8543 Res = DAG.getNOT(DL, Res, Res.getValueType());
8545 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
8546 if (N2C == 0 || !N2C->isNullValue())
8547 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8552 // Look past (and (setcc_carry (cmp ...)), 1).
8553 if (Cond.getOpcode() == ISD::AND &&
8554 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8555 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
8556 if (C && C->getAPIntValue() == 1)
8557 Cond = Cond.getOperand(0);
8560 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8561 // setting operand in place of the X86ISD::SETCC.
8562 unsigned CondOpcode = Cond.getOpcode();
8563 if (CondOpcode == X86ISD::SETCC ||
8564 CondOpcode == X86ISD::SETCC_CARRY) {
8565 CC = Cond.getOperand(0);
8567 SDValue Cmp = Cond.getOperand(1);
8568 unsigned Opc = Cmp.getOpcode();
8569 EVT VT = Op.getValueType();
8571 bool IllegalFPCMov = false;
8572 if (VT.isFloatingPoint() && !VT.isVector() &&
8573 !isScalarFPTypeInSSEReg(VT)) // FPStack?
8574 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
8576 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8577 Opc == X86ISD::BT) { // FIXME
8581 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8582 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8583 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8584 Cond.getOperand(0).getValueType() != MVT::i8)) {
8585 SDValue LHS = Cond.getOperand(0);
8586 SDValue RHS = Cond.getOperand(1);
8590 switch (CondOpcode) {
8591 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8592 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8593 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8594 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8595 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8596 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8597 default: llvm_unreachable("unexpected overflowing operator");
8599 if (CondOpcode == ISD::UMULO)
8600 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8603 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8605 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8607 if (CondOpcode == ISD::UMULO)
8608 Cond = X86Op.getValue(2);
8610 Cond = X86Op.getValue(1);
8612 CC = DAG.getConstant(X86Cond, MVT::i8);
8617 // Look pass the truncate.
8618 if (Cond.getOpcode() == ISD::TRUNCATE)
8619 Cond = Cond.getOperand(0);
8621 // We know the result of AND is compared against zero. Try to match
8623 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
8624 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
8625 if (NewSetCC.getNode()) {
8626 CC = NewSetCC.getOperand(0);
8627 Cond = NewSetCC.getOperand(1);
8634 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8635 Cond = EmitTest(Cond, X86::COND_NE, DAG);
8638 // a < b ? -1 : 0 -> RES = ~setcc_carry
8639 // a < b ? 0 : -1 -> RES = setcc_carry
8640 // a >= b ? -1 : 0 -> RES = setcc_carry
8641 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8642 if (Cond.getOpcode() == X86ISD::CMP) {
8643 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8645 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8646 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8647 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8648 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8649 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8650 return DAG.getNOT(DL, Res, Res.getValueType());
8655 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8656 // condition is true.
8657 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8658 SDValue Ops[] = { Op2, Op1, CC, Cond };
8659 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8662 // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8663 // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8664 // from the AND / OR.
8665 static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8666 Opc = Op.getOpcode();
8667 if (Opc != ISD::OR && Opc != ISD::AND)
8669 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8670 Op.getOperand(0).hasOneUse() &&
8671 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8672 Op.getOperand(1).hasOneUse());
8675 // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8676 // 1 and that the SETCC node has a single use.
8677 static bool isXor1OfSetCC(SDValue Op) {
8678 if (Op.getOpcode() != ISD::XOR)
8680 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8681 if (N1C && N1C->getAPIntValue() == 1) {
8682 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8683 Op.getOperand(0).hasOneUse();
8688 SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
8689 bool addTest = true;
8690 SDValue Chain = Op.getOperand(0);
8691 SDValue Cond = Op.getOperand(1);
8692 SDValue Dest = Op.getOperand(2);
8693 DebugLoc dl = Op.getDebugLoc();
8695 bool Inverted = false;
8697 if (Cond.getOpcode() == ISD::SETCC) {
8698 // Check for setcc([su]{add,sub,mul}o == 0).
8699 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8700 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8701 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8702 Cond.getOperand(0).getResNo() == 1 &&
8703 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8704 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8705 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8706 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8707 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8708 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8710 Cond = Cond.getOperand(0);
8712 SDValue NewCond = LowerSETCC(Cond, DAG);
8713 if (NewCond.getNode())
8718 // FIXME: LowerXALUO doesn't handle these!!
8719 else if (Cond.getOpcode() == X86ISD::ADD ||
8720 Cond.getOpcode() == X86ISD::SUB ||
8721 Cond.getOpcode() == X86ISD::SMUL ||
8722 Cond.getOpcode() == X86ISD::UMUL)
8723 Cond = LowerXALUO(Cond, DAG);
8726 // Look pass (and (setcc_carry (cmp ...)), 1).
8727 if (Cond.getOpcode() == ISD::AND &&
8728 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8729 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
8730 if (C && C->getAPIntValue() == 1)
8731 Cond = Cond.getOperand(0);
8734 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8735 // setting operand in place of the X86ISD::SETCC.
8736 unsigned CondOpcode = Cond.getOpcode();
8737 if (CondOpcode == X86ISD::SETCC ||
8738 CondOpcode == X86ISD::SETCC_CARRY) {
8739 CC = Cond.getOperand(0);
8741 SDValue Cmp = Cond.getOperand(1);
8742 unsigned Opc = Cmp.getOpcode();
8743 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
8744 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
8748 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
8752 // These can only come from an arithmetic instruction with overflow,
8753 // e.g. SADDO, UADDO.
8754 Cond = Cond.getNode()->getOperand(1);
8760 CondOpcode = Cond.getOpcode();
8761 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8762 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8763 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8764 Cond.getOperand(0).getValueType() != MVT::i8)) {
8765 SDValue LHS = Cond.getOperand(0);
8766 SDValue RHS = Cond.getOperand(1);
8770 switch (CondOpcode) {
8771 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8772 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8773 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8774 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8775 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8776 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8777 default: llvm_unreachable("unexpected overflowing operator");
8780 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8781 if (CondOpcode == ISD::UMULO)
8782 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8785 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8787 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8789 if (CondOpcode == ISD::UMULO)
8790 Cond = X86Op.getValue(2);
8792 Cond = X86Op.getValue(1);
8794 CC = DAG.getConstant(X86Cond, MVT::i8);
8798 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8799 SDValue Cmp = Cond.getOperand(0).getOperand(1);
8800 if (CondOpc == ISD::OR) {
8801 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8802 // two branches instead of an explicit OR instruction with a
8804 if (Cmp == Cond.getOperand(1).getOperand(1) &&
8805 isX86LogicalCmp(Cmp)) {
8806 CC = Cond.getOperand(0).getOperand(0);
8807 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8808 Chain, Dest, CC, Cmp);
8809 CC = Cond.getOperand(1).getOperand(0);
8813 } else { // ISD::AND
8814 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8815 // two branches instead of an explicit AND instruction with a
8816 // separate test. However, we only do this if this block doesn't
8817 // have a fall-through edge, because this requires an explicit
8818 // jmp when the condition is false.
8819 if (Cmp == Cond.getOperand(1).getOperand(1) &&
8820 isX86LogicalCmp(Cmp) &&
8821 Op.getNode()->hasOneUse()) {
8822 X86::CondCode CCode =
8823 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8824 CCode = X86::GetOppositeBranchCondition(CCode);
8825 CC = DAG.getConstant(CCode, MVT::i8);
8826 SDNode *User = *Op.getNode()->use_begin();
8827 // Look for an unconditional branch following this conditional branch.
8828 // We need this because we need to reverse the successors in order
8829 // to implement FCMP_OEQ.
8830 if (User->getOpcode() == ISD::BR) {
8831 SDValue FalseBB = User->getOperand(1);
8833 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8834 assert(NewBR == User);
8838 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8839 Chain, Dest, CC, Cmp);
8840 X86::CondCode CCode =
8841 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8842 CCode = X86::GetOppositeBranchCondition(CCode);
8843 CC = DAG.getConstant(CCode, MVT::i8);
8849 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8850 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8851 // It should be transformed during dag combiner except when the condition
8852 // is set by a arithmetics with overflow node.
8853 X86::CondCode CCode =
8854 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8855 CCode = X86::GetOppositeBranchCondition(CCode);
8856 CC = DAG.getConstant(CCode, MVT::i8);
8857 Cond = Cond.getOperand(0).getOperand(1);
8859 } else if (Cond.getOpcode() == ISD::SETCC &&
8860 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8861 // For FCMP_OEQ, we can emit
8862 // two branches instead of an explicit AND instruction with a
8863 // separate test. However, we only do this if this block doesn't
8864 // have a fall-through edge, because this requires an explicit
8865 // jmp when the condition is false.
8866 if (Op.getNode()->hasOneUse()) {
8867 SDNode *User = *Op.getNode()->use_begin();
8868 // Look for an unconditional branch following this conditional branch.
8869 // We need this because we need to reverse the successors in order
8870 // to implement FCMP_OEQ.
8871 if (User->getOpcode() == ISD::BR) {
8872 SDValue FalseBB = User->getOperand(1);
8874 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8875 assert(NewBR == User);
8879 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8880 Cond.getOperand(0), Cond.getOperand(1));
8881 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8882 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8883 Chain, Dest, CC, Cmp);
8884 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8889 } else if (Cond.getOpcode() == ISD::SETCC &&
8890 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8891 // For FCMP_UNE, we can emit
8892 // two branches instead of an explicit AND instruction with a
8893 // separate test. However, we only do this if this block doesn't
8894 // have a fall-through edge, because this requires an explicit
8895 // jmp when the condition is false.
8896 if (Op.getNode()->hasOneUse()) {
8897 SDNode *User = *Op.getNode()->use_begin();
8898 // Look for an unconditional branch following this conditional branch.
8899 // We need this because we need to reverse the successors in order
8900 // to implement FCMP_UNE.
8901 if (User->getOpcode() == ISD::BR) {
8902 SDValue FalseBB = User->getOperand(1);
8904 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8905 assert(NewBR == User);
8908 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8909 Cond.getOperand(0), Cond.getOperand(1));
8910 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8911 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8912 Chain, Dest, CC, Cmp);
8913 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8923 // Look pass the truncate.
8924 if (Cond.getOpcode() == ISD::TRUNCATE)
8925 Cond = Cond.getOperand(0);
8927 // We know the result of AND is compared against zero. Try to match
8929 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
8930 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8931 if (NewSetCC.getNode()) {
8932 CC = NewSetCC.getOperand(0);
8933 Cond = NewSetCC.getOperand(1);
8940 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8941 Cond = EmitTest(Cond, X86::COND_NE, DAG);
8943 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8944 Chain, Dest, CC, Cond);
8948 // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8949 // Calls to _alloca is needed to probe the stack when allocating more than 4k
8950 // bytes in one go. Touching the stack at 4K increments is necessary to ensure
8951 // that the guard pages used by the OS virtual memory manager are allocated in
8952 // correct sequence.
8954 X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
8955 SelectionDAG &DAG) const {
8956 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
8957 getTargetMachine().Options.EnableSegmentedStacks) &&
8958 "This should be used only on Windows targets or when segmented stacks "
8960 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
8961 DebugLoc dl = Op.getDebugLoc();
8964 SDValue Chain = Op.getOperand(0);
8965 SDValue Size = Op.getOperand(1);
8966 // FIXME: Ensure alignment here
8968 bool Is64Bit = Subtarget->is64Bit();
8969 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
8971 if (getTargetMachine().Options.EnableSegmentedStacks) {
8972 MachineFunction &MF = DAG.getMachineFunction();
8973 MachineRegisterInfo &MRI = MF.getRegInfo();
8976 // The 64 bit implementation of segmented stacks needs to clobber both r10
8977 // r11. This makes it impossible to use it along with nested parameters.
8978 const Function *F = MF.getFunction();
8980 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8982 if (I->hasNestAttr())
8983 report_fatal_error("Cannot use segmented stacks with functions that "
8984 "have nested arguments.");
8987 const TargetRegisterClass *AddrRegClass =
8988 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8989 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8990 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8991 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8992 DAG.getRegister(Vreg, SPTy));
8993 SDValue Ops1[2] = { Value, Chain };
8994 return DAG.getMergeValues(Ops1, 2, dl);
8997 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
8999 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9000 Flag = Chain.getValue(1);
9001 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
9003 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9004 Flag = Chain.getValue(1);
9006 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9008 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9009 return DAG.getMergeValues(Ops1, 2, dl);
9013 SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
9014 MachineFunction &MF = DAG.getMachineFunction();
9015 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9017 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9018 DebugLoc DL = Op.getDebugLoc();
9020 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
9021 // vastart just stores the address of the VarArgsFrameIndex slot into the
9022 // memory location argument.
9023 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9025 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9026 MachinePointerInfo(SV), false, false, 0);
9030 // gp_offset (0 - 6 * 8)
9031 // fp_offset (48 - 48 + 8 * 16)
9032 // overflow_arg_area (point to parameters coming in memory).
9034 SmallVector<SDValue, 8> MemOps;
9035 SDValue FIN = Op.getOperand(1);
9037 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
9038 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9040 FIN, MachinePointerInfo(SV), false, false, 0);
9041 MemOps.push_back(Store);
9044 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
9045 FIN, DAG.getIntPtrConstant(4));
9046 Store = DAG.getStore(Op.getOperand(0), DL,
9047 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9049 FIN, MachinePointerInfo(SV, 4), false, false, 0);
9050 MemOps.push_back(Store);
9052 // Store ptr to overflow_arg_area
9053 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
9054 FIN, DAG.getIntPtrConstant(4));
9055 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9057 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9058 MachinePointerInfo(SV, 8),
9060 MemOps.push_back(Store);
9062 // Store ptr to reg_save_area.
9063 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
9064 FIN, DAG.getIntPtrConstant(8));
9065 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9067 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9068 MachinePointerInfo(SV, 16), false, false, 0);
9069 MemOps.push_back(Store);
9070 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
9071 &MemOps[0], MemOps.size());
9074 SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
9075 assert(Subtarget->is64Bit() &&
9076 "LowerVAARG only handles 64-bit va_arg!");
9077 assert((Subtarget->isTargetLinux() ||
9078 Subtarget->isTargetDarwin()) &&
9079 "Unhandled target in LowerVAARG");
9080 assert(Op.getNode()->getNumOperands() == 4);
9081 SDValue Chain = Op.getOperand(0);
9082 SDValue SrcPtr = Op.getOperand(1);
9083 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9084 unsigned Align = Op.getConstantOperandVal(3);
9085 DebugLoc dl = Op.getDebugLoc();
9087 EVT ArgVT = Op.getNode()->getValueType(0);
9088 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
9089 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9092 // Decide which area this value should be read from.
9093 // TODO: Implement the AMD64 ABI in its entirety. This simple
9094 // selection mechanism works only for the basic types.
9095 if (ArgVT == MVT::f80) {
9096 llvm_unreachable("va_arg for f80 not yet implemented");
9097 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9098 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9099 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9100 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9102 llvm_unreachable("Unhandled argument type in LowerVAARG");
9106 // Sanity Check: Make sure using fp_offset makes sense.
9107 assert(!getTargetMachine().Options.UseSoftFloat &&
9108 !(DAG.getMachineFunction()
9109 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
9110 Subtarget->hasSSE1());
9113 // Insert VAARG_64 node into the DAG
9114 // VAARG_64 returns two values: Variable Argument Address, Chain
9115 SmallVector<SDValue, 11> InstOps;
9116 InstOps.push_back(Chain);
9117 InstOps.push_back(SrcPtr);
9118 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9119 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9120 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9121 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9122 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9123 VTs, &InstOps[0], InstOps.size(),
9125 MachinePointerInfo(SV),
9130 Chain = VAARG.getValue(1);
9132 // Load the next argument and return it
9133 return DAG.getLoad(ArgVT, dl,
9136 MachinePointerInfo(),
9137 false, false, false, 0);
9140 SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
9141 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
9142 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
9143 SDValue Chain = Op.getOperand(0);
9144 SDValue DstPtr = Op.getOperand(1);
9145 SDValue SrcPtr = Op.getOperand(2);
9146 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9147 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
9148 DebugLoc DL = Op.getDebugLoc();
9150 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
9151 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
9153 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
9156 // getTargetVShiftNOde - Handle vector element shifts where the shift amount
9157 // may or may not be a constant. Takes immediate version of shift as input.
9158 static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9159 SDValue SrcOp, SDValue ShAmt,
9160 SelectionDAG &DAG) {
9161 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9163 if (isa<ConstantSDNode>(ShAmt)) {
9165 default: llvm_unreachable("Unknown target vector shift node");
9169 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9173 // Change opcode to non-immediate version
9175 default: llvm_unreachable("Unknown target vector shift node");
9176 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9177 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9178 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9181 // Need to build a vector containing shift amount
9182 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9185 ShOps[1] = DAG.getConstant(0, MVT::i32);
9186 ShOps[2] = DAG.getUNDEF(MVT::i32);
9187 ShOps[3] = DAG.getUNDEF(MVT::i32);
9188 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9189 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9190 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9194 X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
9195 DebugLoc dl = Op.getDebugLoc();
9196 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9198 default: return SDValue(); // Don't custom lower most intrinsics.
9199 // Comparison intrinsics.
9200 case Intrinsic::x86_sse_comieq_ss:
9201 case Intrinsic::x86_sse_comilt_ss:
9202 case Intrinsic::x86_sse_comile_ss:
9203 case Intrinsic::x86_sse_comigt_ss:
9204 case Intrinsic::x86_sse_comige_ss:
9205 case Intrinsic::x86_sse_comineq_ss:
9206 case Intrinsic::x86_sse_ucomieq_ss:
9207 case Intrinsic::x86_sse_ucomilt_ss:
9208 case Intrinsic::x86_sse_ucomile_ss:
9209 case Intrinsic::x86_sse_ucomigt_ss:
9210 case Intrinsic::x86_sse_ucomige_ss:
9211 case Intrinsic::x86_sse_ucomineq_ss:
9212 case Intrinsic::x86_sse2_comieq_sd:
9213 case Intrinsic::x86_sse2_comilt_sd:
9214 case Intrinsic::x86_sse2_comile_sd:
9215 case Intrinsic::x86_sse2_comigt_sd:
9216 case Intrinsic::x86_sse2_comige_sd:
9217 case Intrinsic::x86_sse2_comineq_sd:
9218 case Intrinsic::x86_sse2_ucomieq_sd:
9219 case Intrinsic::x86_sse2_ucomilt_sd:
9220 case Intrinsic::x86_sse2_ucomile_sd:
9221 case Intrinsic::x86_sse2_ucomigt_sd:
9222 case Intrinsic::x86_sse2_ucomige_sd:
9223 case Intrinsic::x86_sse2_ucomineq_sd: {
9225 ISD::CondCode CC = ISD::SETCC_INVALID;
9227 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9228 case Intrinsic::x86_sse_comieq_ss:
9229 case Intrinsic::x86_sse2_comieq_sd:
9233 case Intrinsic::x86_sse_comilt_ss:
9234 case Intrinsic::x86_sse2_comilt_sd:
9238 case Intrinsic::x86_sse_comile_ss:
9239 case Intrinsic::x86_sse2_comile_sd:
9243 case Intrinsic::x86_sse_comigt_ss:
9244 case Intrinsic::x86_sse2_comigt_sd:
9248 case Intrinsic::x86_sse_comige_ss:
9249 case Intrinsic::x86_sse2_comige_sd:
9253 case Intrinsic::x86_sse_comineq_ss:
9254 case Intrinsic::x86_sse2_comineq_sd:
9258 case Intrinsic::x86_sse_ucomieq_ss:
9259 case Intrinsic::x86_sse2_ucomieq_sd:
9260 Opc = X86ISD::UCOMI;
9263 case Intrinsic::x86_sse_ucomilt_ss:
9264 case Intrinsic::x86_sse2_ucomilt_sd:
9265 Opc = X86ISD::UCOMI;
9268 case Intrinsic::x86_sse_ucomile_ss:
9269 case Intrinsic::x86_sse2_ucomile_sd:
9270 Opc = X86ISD::UCOMI;
9273 case Intrinsic::x86_sse_ucomigt_ss:
9274 case Intrinsic::x86_sse2_ucomigt_sd:
9275 Opc = X86ISD::UCOMI;
9278 case Intrinsic::x86_sse_ucomige_ss:
9279 case Intrinsic::x86_sse2_ucomige_sd:
9280 Opc = X86ISD::UCOMI;
9283 case Intrinsic::x86_sse_ucomineq_ss:
9284 case Intrinsic::x86_sse2_ucomineq_sd:
9285 Opc = X86ISD::UCOMI;
9290 SDValue LHS = Op.getOperand(1);
9291 SDValue RHS = Op.getOperand(2);
9292 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
9293 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
9294 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9295 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9296 DAG.getConstant(X86CC, MVT::i8), Cond);
9297 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
9299 // XOP comparison intrinsics
9300 case Intrinsic::x86_xop_vpcomltb:
9301 case Intrinsic::x86_xop_vpcomltw:
9302 case Intrinsic::x86_xop_vpcomltd:
9303 case Intrinsic::x86_xop_vpcomltq:
9304 case Intrinsic::x86_xop_vpcomltub:
9305 case Intrinsic::x86_xop_vpcomltuw:
9306 case Intrinsic::x86_xop_vpcomltud:
9307 case Intrinsic::x86_xop_vpcomltuq:
9308 case Intrinsic::x86_xop_vpcomleb:
9309 case Intrinsic::x86_xop_vpcomlew:
9310 case Intrinsic::x86_xop_vpcomled:
9311 case Intrinsic::x86_xop_vpcomleq:
9312 case Intrinsic::x86_xop_vpcomleub:
9313 case Intrinsic::x86_xop_vpcomleuw:
9314 case Intrinsic::x86_xop_vpcomleud:
9315 case Intrinsic::x86_xop_vpcomleuq:
9316 case Intrinsic::x86_xop_vpcomgtb:
9317 case Intrinsic::x86_xop_vpcomgtw:
9318 case Intrinsic::x86_xop_vpcomgtd:
9319 case Intrinsic::x86_xop_vpcomgtq:
9320 case Intrinsic::x86_xop_vpcomgtub:
9321 case Intrinsic::x86_xop_vpcomgtuw:
9322 case Intrinsic::x86_xop_vpcomgtud:
9323 case Intrinsic::x86_xop_vpcomgtuq:
9324 case Intrinsic::x86_xop_vpcomgeb:
9325 case Intrinsic::x86_xop_vpcomgew:
9326 case Intrinsic::x86_xop_vpcomged:
9327 case Intrinsic::x86_xop_vpcomgeq:
9328 case Intrinsic::x86_xop_vpcomgeub:
9329 case Intrinsic::x86_xop_vpcomgeuw:
9330 case Intrinsic::x86_xop_vpcomgeud:
9331 case Intrinsic::x86_xop_vpcomgeuq:
9332 case Intrinsic::x86_xop_vpcomeqb:
9333 case Intrinsic::x86_xop_vpcomeqw:
9334 case Intrinsic::x86_xop_vpcomeqd:
9335 case Intrinsic::x86_xop_vpcomeqq:
9336 case Intrinsic::x86_xop_vpcomequb:
9337 case Intrinsic::x86_xop_vpcomequw:
9338 case Intrinsic::x86_xop_vpcomequd:
9339 case Intrinsic::x86_xop_vpcomequq:
9340 case Intrinsic::x86_xop_vpcomneb:
9341 case Intrinsic::x86_xop_vpcomnew:
9342 case Intrinsic::x86_xop_vpcomned:
9343 case Intrinsic::x86_xop_vpcomneq:
9344 case Intrinsic::x86_xop_vpcomneub:
9345 case Intrinsic::x86_xop_vpcomneuw:
9346 case Intrinsic::x86_xop_vpcomneud:
9347 case Intrinsic::x86_xop_vpcomneuq:
9348 case Intrinsic::x86_xop_vpcomfalseb:
9349 case Intrinsic::x86_xop_vpcomfalsew:
9350 case Intrinsic::x86_xop_vpcomfalsed:
9351 case Intrinsic::x86_xop_vpcomfalseq:
9352 case Intrinsic::x86_xop_vpcomfalseub:
9353 case Intrinsic::x86_xop_vpcomfalseuw:
9354 case Intrinsic::x86_xop_vpcomfalseud:
9355 case Intrinsic::x86_xop_vpcomfalseuq:
9356 case Intrinsic::x86_xop_vpcomtrueb:
9357 case Intrinsic::x86_xop_vpcomtruew:
9358 case Intrinsic::x86_xop_vpcomtrued:
9359 case Intrinsic::x86_xop_vpcomtrueq:
9360 case Intrinsic::x86_xop_vpcomtrueub:
9361 case Intrinsic::x86_xop_vpcomtrueuw:
9362 case Intrinsic::x86_xop_vpcomtrueud:
9363 case Intrinsic::x86_xop_vpcomtrueuq: {
9368 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9369 case Intrinsic::x86_xop_vpcomltb:
9370 case Intrinsic::x86_xop_vpcomltw:
9371 case Intrinsic::x86_xop_vpcomltd:
9372 case Intrinsic::x86_xop_vpcomltq:
9374 Opc = X86ISD::VPCOM;
9376 case Intrinsic::x86_xop_vpcomltub:
9377 case Intrinsic::x86_xop_vpcomltuw:
9378 case Intrinsic::x86_xop_vpcomltud:
9379 case Intrinsic::x86_xop_vpcomltuq:
9381 Opc = X86ISD::VPCOMU;
9383 case Intrinsic::x86_xop_vpcomleb:
9384 case Intrinsic::x86_xop_vpcomlew:
9385 case Intrinsic::x86_xop_vpcomled:
9386 case Intrinsic::x86_xop_vpcomleq:
9388 Opc = X86ISD::VPCOM;
9390 case Intrinsic::x86_xop_vpcomleub:
9391 case Intrinsic::x86_xop_vpcomleuw:
9392 case Intrinsic::x86_xop_vpcomleud:
9393 case Intrinsic::x86_xop_vpcomleuq:
9395 Opc = X86ISD::VPCOMU;
9397 case Intrinsic::x86_xop_vpcomgtb:
9398 case Intrinsic::x86_xop_vpcomgtw:
9399 case Intrinsic::x86_xop_vpcomgtd:
9400 case Intrinsic::x86_xop_vpcomgtq:
9402 Opc = X86ISD::VPCOM;
9404 case Intrinsic::x86_xop_vpcomgtub:
9405 case Intrinsic::x86_xop_vpcomgtuw:
9406 case Intrinsic::x86_xop_vpcomgtud:
9407 case Intrinsic::x86_xop_vpcomgtuq:
9409 Opc = X86ISD::VPCOMU;
9411 case Intrinsic::x86_xop_vpcomgeb:
9412 case Intrinsic::x86_xop_vpcomgew:
9413 case Intrinsic::x86_xop_vpcomged:
9414 case Intrinsic::x86_xop_vpcomgeq:
9416 Opc = X86ISD::VPCOM;
9418 case Intrinsic::x86_xop_vpcomgeub:
9419 case Intrinsic::x86_xop_vpcomgeuw:
9420 case Intrinsic::x86_xop_vpcomgeud:
9421 case Intrinsic::x86_xop_vpcomgeuq:
9423 Opc = X86ISD::VPCOMU;
9425 case Intrinsic::x86_xop_vpcomeqb:
9426 case Intrinsic::x86_xop_vpcomeqw:
9427 case Intrinsic::x86_xop_vpcomeqd:
9428 case Intrinsic::x86_xop_vpcomeqq:
9430 Opc = X86ISD::VPCOM;
9432 case Intrinsic::x86_xop_vpcomequb:
9433 case Intrinsic::x86_xop_vpcomequw:
9434 case Intrinsic::x86_xop_vpcomequd:
9435 case Intrinsic::x86_xop_vpcomequq:
9437 Opc = X86ISD::VPCOMU;
9439 case Intrinsic::x86_xop_vpcomneb:
9440 case Intrinsic::x86_xop_vpcomnew:
9441 case Intrinsic::x86_xop_vpcomned:
9442 case Intrinsic::x86_xop_vpcomneq:
9444 Opc = X86ISD::VPCOM;
9446 case Intrinsic::x86_xop_vpcomneub:
9447 case Intrinsic::x86_xop_vpcomneuw:
9448 case Intrinsic::x86_xop_vpcomneud:
9449 case Intrinsic::x86_xop_vpcomneuq:
9451 Opc = X86ISD::VPCOMU;
9453 case Intrinsic::x86_xop_vpcomfalseb:
9454 case Intrinsic::x86_xop_vpcomfalsew:
9455 case Intrinsic::x86_xop_vpcomfalsed:
9456 case Intrinsic::x86_xop_vpcomfalseq:
9458 Opc = X86ISD::VPCOM;
9460 case Intrinsic::x86_xop_vpcomfalseub:
9461 case Intrinsic::x86_xop_vpcomfalseuw:
9462 case Intrinsic::x86_xop_vpcomfalseud:
9463 case Intrinsic::x86_xop_vpcomfalseuq:
9465 Opc = X86ISD::VPCOMU;
9467 case Intrinsic::x86_xop_vpcomtrueb:
9468 case Intrinsic::x86_xop_vpcomtruew:
9469 case Intrinsic::x86_xop_vpcomtrued:
9470 case Intrinsic::x86_xop_vpcomtrueq:
9472 Opc = X86ISD::VPCOM;
9474 case Intrinsic::x86_xop_vpcomtrueub:
9475 case Intrinsic::x86_xop_vpcomtrueuw:
9476 case Intrinsic::x86_xop_vpcomtrueud:
9477 case Intrinsic::x86_xop_vpcomtrueuq:
9479 Opc = X86ISD::VPCOMU;
9483 SDValue LHS = Op.getOperand(1);
9484 SDValue RHS = Op.getOperand(2);
9485 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9486 DAG.getConstant(CC, MVT::i8));
9489 // Arithmetic intrinsics.
9490 case Intrinsic::x86_sse2_pmulu_dq:
9491 case Intrinsic::x86_avx2_pmulu_dq:
9492 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9493 Op.getOperand(1), Op.getOperand(2));
9494 case Intrinsic::x86_sse3_hadd_ps:
9495 case Intrinsic::x86_sse3_hadd_pd:
9496 case Intrinsic::x86_avx_hadd_ps_256:
9497 case Intrinsic::x86_avx_hadd_pd_256:
9498 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9499 Op.getOperand(1), Op.getOperand(2));
9500 case Intrinsic::x86_sse3_hsub_ps:
9501 case Intrinsic::x86_sse3_hsub_pd:
9502 case Intrinsic::x86_avx_hsub_ps_256:
9503 case Intrinsic::x86_avx_hsub_pd_256:
9504 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9505 Op.getOperand(1), Op.getOperand(2));
9506 case Intrinsic::x86_ssse3_phadd_w_128:
9507 case Intrinsic::x86_ssse3_phadd_d_128:
9508 case Intrinsic::x86_avx2_phadd_w:
9509 case Intrinsic::x86_avx2_phadd_d:
9510 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9511 Op.getOperand(1), Op.getOperand(2));
9512 case Intrinsic::x86_ssse3_phsub_w_128:
9513 case Intrinsic::x86_ssse3_phsub_d_128:
9514 case Intrinsic::x86_avx2_phsub_w:
9515 case Intrinsic::x86_avx2_phsub_d:
9516 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9517 Op.getOperand(1), Op.getOperand(2));
9518 case Intrinsic::x86_avx2_psllv_d:
9519 case Intrinsic::x86_avx2_psllv_q:
9520 case Intrinsic::x86_avx2_psllv_d_256:
9521 case Intrinsic::x86_avx2_psllv_q_256:
9522 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9523 Op.getOperand(1), Op.getOperand(2));
9524 case Intrinsic::x86_avx2_psrlv_d:
9525 case Intrinsic::x86_avx2_psrlv_q:
9526 case Intrinsic::x86_avx2_psrlv_d_256:
9527 case Intrinsic::x86_avx2_psrlv_q_256:
9528 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9529 Op.getOperand(1), Op.getOperand(2));
9530 case Intrinsic::x86_avx2_psrav_d:
9531 case Intrinsic::x86_avx2_psrav_d_256:
9532 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9533 Op.getOperand(1), Op.getOperand(2));
9534 case Intrinsic::x86_ssse3_pshuf_b_128:
9535 case Intrinsic::x86_avx2_pshuf_b:
9536 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9537 Op.getOperand(1), Op.getOperand(2));
9538 case Intrinsic::x86_ssse3_psign_b_128:
9539 case Intrinsic::x86_ssse3_psign_w_128:
9540 case Intrinsic::x86_ssse3_psign_d_128:
9541 case Intrinsic::x86_avx2_psign_b:
9542 case Intrinsic::x86_avx2_psign_w:
9543 case Intrinsic::x86_avx2_psign_d:
9544 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9545 Op.getOperand(1), Op.getOperand(2));
9546 case Intrinsic::x86_sse41_insertps:
9547 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9548 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9549 case Intrinsic::x86_avx_vperm2f128_ps_256:
9550 case Intrinsic::x86_avx_vperm2f128_pd_256:
9551 case Intrinsic::x86_avx_vperm2f128_si_256:
9552 case Intrinsic::x86_avx2_vperm2i128:
9553 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9554 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9555 case Intrinsic::x86_avx_vpermil_ps:
9556 case Intrinsic::x86_avx_vpermil_pd:
9557 case Intrinsic::x86_avx_vpermil_ps_256:
9558 case Intrinsic::x86_avx_vpermil_pd_256:
9559 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9560 Op.getOperand(1), Op.getOperand(2));
9562 // ptest and testp intrinsics. The intrinsic these come from are designed to
9563 // return an integer value, not just an instruction so lower it to the ptest
9564 // or testp pattern and a setcc for the result.
9565 case Intrinsic::x86_sse41_ptestz:
9566 case Intrinsic::x86_sse41_ptestc:
9567 case Intrinsic::x86_sse41_ptestnzc:
9568 case Intrinsic::x86_avx_ptestz_256:
9569 case Intrinsic::x86_avx_ptestc_256:
9570 case Intrinsic::x86_avx_ptestnzc_256:
9571 case Intrinsic::x86_avx_vtestz_ps:
9572 case Intrinsic::x86_avx_vtestc_ps:
9573 case Intrinsic::x86_avx_vtestnzc_ps:
9574 case Intrinsic::x86_avx_vtestz_pd:
9575 case Intrinsic::x86_avx_vtestc_pd:
9576 case Intrinsic::x86_avx_vtestnzc_pd:
9577 case Intrinsic::x86_avx_vtestz_ps_256:
9578 case Intrinsic::x86_avx_vtestc_ps_256:
9579 case Intrinsic::x86_avx_vtestnzc_ps_256:
9580 case Intrinsic::x86_avx_vtestz_pd_256:
9581 case Intrinsic::x86_avx_vtestc_pd_256:
9582 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9583 bool IsTestPacked = false;
9586 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
9587 case Intrinsic::x86_avx_vtestz_ps:
9588 case Intrinsic::x86_avx_vtestz_pd:
9589 case Intrinsic::x86_avx_vtestz_ps_256:
9590 case Intrinsic::x86_avx_vtestz_pd_256:
9591 IsTestPacked = true; // Fallthrough
9592 case Intrinsic::x86_sse41_ptestz:
9593 case Intrinsic::x86_avx_ptestz_256:
9595 X86CC = X86::COND_E;
9597 case Intrinsic::x86_avx_vtestc_ps:
9598 case Intrinsic::x86_avx_vtestc_pd:
9599 case Intrinsic::x86_avx_vtestc_ps_256:
9600 case Intrinsic::x86_avx_vtestc_pd_256:
9601 IsTestPacked = true; // Fallthrough
9602 case Intrinsic::x86_sse41_ptestc:
9603 case Intrinsic::x86_avx_ptestc_256:
9605 X86CC = X86::COND_B;
9607 case Intrinsic::x86_avx_vtestnzc_ps:
9608 case Intrinsic::x86_avx_vtestnzc_pd:
9609 case Intrinsic::x86_avx_vtestnzc_ps_256:
9610 case Intrinsic::x86_avx_vtestnzc_pd_256:
9611 IsTestPacked = true; // Fallthrough
9612 case Intrinsic::x86_sse41_ptestnzc:
9613 case Intrinsic::x86_avx_ptestnzc_256:
9615 X86CC = X86::COND_A;
9619 SDValue LHS = Op.getOperand(1);
9620 SDValue RHS = Op.getOperand(2);
9621 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9622 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
9623 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9624 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9625 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
9628 // SSE/AVX shift intrinsics
9629 case Intrinsic::x86_sse2_psll_w:
9630 case Intrinsic::x86_sse2_psll_d:
9631 case Intrinsic::x86_sse2_psll_q:
9632 case Intrinsic::x86_avx2_psll_w:
9633 case Intrinsic::x86_avx2_psll_d:
9634 case Intrinsic::x86_avx2_psll_q:
9635 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9636 Op.getOperand(1), Op.getOperand(2));
9637 case Intrinsic::x86_sse2_psrl_w:
9638 case Intrinsic::x86_sse2_psrl_d:
9639 case Intrinsic::x86_sse2_psrl_q:
9640 case Intrinsic::x86_avx2_psrl_w:
9641 case Intrinsic::x86_avx2_psrl_d:
9642 case Intrinsic::x86_avx2_psrl_q:
9643 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9644 Op.getOperand(1), Op.getOperand(2));
9645 case Intrinsic::x86_sse2_psra_w:
9646 case Intrinsic::x86_sse2_psra_d:
9647 case Intrinsic::x86_avx2_psra_w:
9648 case Intrinsic::x86_avx2_psra_d:
9649 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9650 Op.getOperand(1), Op.getOperand(2));
9651 case Intrinsic::x86_sse2_pslli_w:
9652 case Intrinsic::x86_sse2_pslli_d:
9653 case Intrinsic::x86_sse2_pslli_q:
9654 case Intrinsic::x86_avx2_pslli_w:
9655 case Intrinsic::x86_avx2_pslli_d:
9656 case Intrinsic::x86_avx2_pslli_q:
9657 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9658 Op.getOperand(1), Op.getOperand(2), DAG);
9659 case Intrinsic::x86_sse2_psrli_w:
9660 case Intrinsic::x86_sse2_psrli_d:
9661 case Intrinsic::x86_sse2_psrli_q:
9662 case Intrinsic::x86_avx2_psrli_w:
9663 case Intrinsic::x86_avx2_psrli_d:
9664 case Intrinsic::x86_avx2_psrli_q:
9665 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9666 Op.getOperand(1), Op.getOperand(2), DAG);
9667 case Intrinsic::x86_sse2_psrai_w:
9668 case Intrinsic::x86_sse2_psrai_d:
9669 case Intrinsic::x86_avx2_psrai_w:
9670 case Intrinsic::x86_avx2_psrai_d:
9671 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9672 Op.getOperand(1), Op.getOperand(2), DAG);
9673 // Fix vector shift instructions where the last operand is a non-immediate
9675 case Intrinsic::x86_mmx_pslli_w:
9676 case Intrinsic::x86_mmx_pslli_d:
9677 case Intrinsic::x86_mmx_pslli_q:
9678 case Intrinsic::x86_mmx_psrli_w:
9679 case Intrinsic::x86_mmx_psrli_d:
9680 case Intrinsic::x86_mmx_psrli_q:
9681 case Intrinsic::x86_mmx_psrai_w:
9682 case Intrinsic::x86_mmx_psrai_d: {
9683 SDValue ShAmt = Op.getOperand(2);
9684 if (isa<ConstantSDNode>(ShAmt))
9687 unsigned NewIntNo = 0;
9689 case Intrinsic::x86_mmx_pslli_w:
9690 NewIntNo = Intrinsic::x86_mmx_psll_w;
9692 case Intrinsic::x86_mmx_pslli_d:
9693 NewIntNo = Intrinsic::x86_mmx_psll_d;
9695 case Intrinsic::x86_mmx_pslli_q:
9696 NewIntNo = Intrinsic::x86_mmx_psll_q;
9698 case Intrinsic::x86_mmx_psrli_w:
9699 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9701 case Intrinsic::x86_mmx_psrli_d:
9702 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9704 case Intrinsic::x86_mmx_psrli_q:
9705 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9707 case Intrinsic::x86_mmx_psrai_w:
9708 NewIntNo = Intrinsic::x86_mmx_psra_w;
9710 case Intrinsic::x86_mmx_psrai_d:
9711 NewIntNo = Intrinsic::x86_mmx_psra_d;
9713 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9716 // The vector shift intrinsics with scalars uses 32b shift amounts but
9717 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9719 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9720 DAG.getConstant(0, MVT::i32));
9721 // FIXME this must be lowered to get rid of the invalid type.
9723 EVT VT = Op.getValueType();
9724 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9725 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9726 DAG.getConstant(NewIntNo, MVT::i32),
9727 Op.getOperand(1), ShAmt);
9732 SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9733 SelectionDAG &DAG) const {
9734 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9735 MFI->setReturnAddressIsTaken(true);
9737 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9738 DebugLoc dl = Op.getDebugLoc();
9741 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9743 DAG.getConstant(TD->getPointerSize(),
9744 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
9745 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9746 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9748 MachinePointerInfo(), false, false, false, 0);
9751 // Just load the return address.
9752 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
9753 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9754 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
9757 SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
9758 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9759 MFI->setFrameAddressIsTaken(true);
9761 EVT VT = Op.getValueType();
9762 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
9763 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9764 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
9765 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
9767 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9768 MachinePointerInfo(),
9769 false, false, false, 0);
9773 SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
9774 SelectionDAG &DAG) const {
9775 return DAG.getIntPtrConstant(2*TD->getPointerSize());
9778 SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
9779 MachineFunction &MF = DAG.getMachineFunction();
9780 SDValue Chain = Op.getOperand(0);
9781 SDValue Offset = Op.getOperand(1);
9782 SDValue Handler = Op.getOperand(2);
9783 DebugLoc dl = Op.getDebugLoc();
9785 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9786 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9788 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
9790 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9791 DAG.getIntPtrConstant(TD->getPointerSize()));
9792 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
9793 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9795 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
9796 MF.getRegInfo().addLiveOut(StoreAddrReg);
9798 return DAG.getNode(X86ISD::EH_RETURN, dl,
9800 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
9803 SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9804 SelectionDAG &DAG) const {
9805 return Op.getOperand(0);
9808 SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9809 SelectionDAG &DAG) const {
9810 SDValue Root = Op.getOperand(0);
9811 SDValue Trmp = Op.getOperand(1); // trampoline
9812 SDValue FPtr = Op.getOperand(2); // nested function
9813 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
9814 DebugLoc dl = Op.getDebugLoc();
9816 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
9818 if (Subtarget->is64Bit()) {
9819 SDValue OutChains[6];
9821 // Large code-model.
9822 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9823 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
9825 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9826 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
9828 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9830 // Load the pointer to the nested function into R11.
9831 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
9832 SDValue Addr = Trmp;
9833 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
9834 Addr, MachinePointerInfo(TrmpAddr),
9837 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9838 DAG.getConstant(2, MVT::i64));
9839 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9840 MachinePointerInfo(TrmpAddr, 2),
9843 // Load the 'nest' parameter value into R10.
9844 // R10 is specified in X86CallingConv.td
9845 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
9846 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9847 DAG.getConstant(10, MVT::i64));
9848 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
9849 Addr, MachinePointerInfo(TrmpAddr, 10),
9852 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9853 DAG.getConstant(12, MVT::i64));
9854 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9855 MachinePointerInfo(TrmpAddr, 12),
9858 // Jump to the nested function.
9859 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
9860 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9861 DAG.getConstant(20, MVT::i64));
9862 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
9863 Addr, MachinePointerInfo(TrmpAddr, 20),
9866 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
9867 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9868 DAG.getConstant(22, MVT::i64));
9869 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
9870 MachinePointerInfo(TrmpAddr, 22),
9873 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
9875 const Function *Func =
9876 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
9877 CallingConv::ID CC = Func->getCallingConv();
9882 llvm_unreachable("Unsupported calling convention");
9883 case CallingConv::C:
9884 case CallingConv::X86_StdCall: {
9885 // Pass 'nest' parameter in ECX.
9886 // Must be kept in sync with X86CallingConv.td
9889 // Check that ECX wasn't needed by an 'inreg' parameter.
9890 FunctionType *FTy = Func->getFunctionType();
9891 const AttrListPtr &Attrs = Func->getAttributes();
9893 if (!Attrs.isEmpty() && !Func->isVarArg()) {
9894 unsigned InRegCount = 0;
9897 for (FunctionType::param_iterator I = FTy->param_begin(),
9898 E = FTy->param_end(); I != E; ++I, ++Idx)
9899 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
9900 // FIXME: should only count parameters that are lowered to integers.
9901 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
9903 if (InRegCount > 2) {
9904 report_fatal_error("Nest register in use - reduce number of inreg"
9910 case CallingConv::X86_FastCall:
9911 case CallingConv::X86_ThisCall:
9912 case CallingConv::Fast:
9913 // Pass 'nest' parameter in EAX.
9914 // Must be kept in sync with X86CallingConv.td
9919 SDValue OutChains[4];
9922 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9923 DAG.getConstant(10, MVT::i32));
9924 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
9926 // This is storing the opcode for MOV32ri.
9927 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
9928 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
9929 OutChains[0] = DAG.getStore(Root, dl,
9930 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
9931 Trmp, MachinePointerInfo(TrmpAddr),
9934 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9935 DAG.getConstant(1, MVT::i32));
9936 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9937 MachinePointerInfo(TrmpAddr, 1),
9940 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
9941 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9942 DAG.getConstant(5, MVT::i32));
9943 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
9944 MachinePointerInfo(TrmpAddr, 5),
9947 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9948 DAG.getConstant(6, MVT::i32));
9949 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9950 MachinePointerInfo(TrmpAddr, 6),
9953 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
9957 SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9958 SelectionDAG &DAG) const {
9960 The rounding mode is in bits 11:10 of FPSR, and has the following
9967 FLT_ROUNDS, on the other hand, expects the following:
9974 To perform the conversion, we do:
9975 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9978 MachineFunction &MF = DAG.getMachineFunction();
9979 const TargetMachine &TM = MF.getTarget();
9980 const TargetFrameLowering &TFI = *TM.getFrameLowering();
9981 unsigned StackAlignment = TFI.getStackAlignment();
9982 EVT VT = Op.getValueType();
9983 DebugLoc DL = Op.getDebugLoc();
9985 // Save FP Control Word to stack slot
9986 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
9987 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
9990 MachineMemOperand *MMO =
9991 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9992 MachineMemOperand::MOStore, 2, 2);
9994 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9995 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9996 DAG.getVTList(MVT::Other),
9997 Ops, 2, MVT::i16, MMO);
9999 // Load FP Control Word from stack slot
10000 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
10001 MachinePointerInfo(), false, false, false, 0);
10003 // Transform as necessary
10005 DAG.getNode(ISD::SRL, DL, MVT::i16,
10006 DAG.getNode(ISD::AND, DL, MVT::i16,
10007 CWD, DAG.getConstant(0x800, MVT::i16)),
10008 DAG.getConstant(11, MVT::i8));
10010 DAG.getNode(ISD::SRL, DL, MVT::i16,
10011 DAG.getNode(ISD::AND, DL, MVT::i16,
10012 CWD, DAG.getConstant(0x400, MVT::i16)),
10013 DAG.getConstant(9, MVT::i8));
10016 DAG.getNode(ISD::AND, DL, MVT::i16,
10017 DAG.getNode(ISD::ADD, DL, MVT::i16,
10018 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
10019 DAG.getConstant(1, MVT::i16)),
10020 DAG.getConstant(3, MVT::i16));
10023 return DAG.getNode((VT.getSizeInBits() < 16 ?
10024 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
10027 SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
10028 EVT VT = Op.getValueType();
10030 unsigned NumBits = VT.getSizeInBits();
10031 DebugLoc dl = Op.getDebugLoc();
10033 Op = Op.getOperand(0);
10034 if (VT == MVT::i8) {
10035 // Zero extend to i32 since there is not an i8 bsr.
10037 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10040 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
10041 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10042 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10044 // If src is zero (i.e. bsr sets ZF), returns NumBits.
10047 DAG.getConstant(NumBits+NumBits-1, OpVT),
10048 DAG.getConstant(X86::COND_E, MVT::i8),
10051 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
10053 // Finally xor with NumBits-1.
10054 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10057 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10061 SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10062 SelectionDAG &DAG) const {
10063 EVT VT = Op.getValueType();
10065 unsigned NumBits = VT.getSizeInBits();
10066 DebugLoc dl = Op.getDebugLoc();
10068 Op = Op.getOperand(0);
10069 if (VT == MVT::i8) {
10070 // Zero extend to i32 since there is not an i8 bsr.
10072 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10075 // Issue a bsr (scan bits in reverse).
10076 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10077 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10079 // And xor with NumBits-1.
10080 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10083 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10087 SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
10088 EVT VT = Op.getValueType();
10089 unsigned NumBits = VT.getSizeInBits();
10090 DebugLoc dl = Op.getDebugLoc();
10091 Op = Op.getOperand(0);
10093 // Issue a bsf (scan bits forward) which also sets EFLAGS.
10094 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
10095 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
10097 // If src is zero (i.e. bsf sets ZF), returns NumBits.
10100 DAG.getConstant(NumBits, VT),
10101 DAG.getConstant(X86::COND_E, MVT::i8),
10104 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
10107 // Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10108 // ones, and then concatenate the result back.
10109 static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
10110 EVT VT = Op.getValueType();
10112 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10113 "Unsupported value type for operation");
10115 int NumElems = VT.getVectorNumElements();
10116 DebugLoc dl = Op.getDebugLoc();
10117 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10118 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10120 // Extract the LHS vectors
10121 SDValue LHS = Op.getOperand(0);
10122 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10123 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10125 // Extract the RHS vectors
10126 SDValue RHS = Op.getOperand(1);
10127 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10128 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10130 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10131 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10133 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10134 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10135 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10138 SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10139 assert(Op.getValueType().getSizeInBits() == 256 &&
10140 Op.getValueType().isInteger() &&
10141 "Only handle AVX 256-bit vector integer operation");
10142 return Lower256IntArith(Op, DAG);
10145 SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10146 assert(Op.getValueType().getSizeInBits() == 256 &&
10147 Op.getValueType().isInteger() &&
10148 "Only handle AVX 256-bit vector integer operation");
10149 return Lower256IntArith(Op, DAG);
10152 SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10153 EVT VT = Op.getValueType();
10155 // Decompose 256-bit ops into smaller 128-bit ops.
10156 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
10157 return Lower256IntArith(Op, DAG);
10159 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10160 "Only know how to lower V2I64/V4I64 multiply");
10162 DebugLoc dl = Op.getDebugLoc();
10164 // Ahi = psrlqi(a, 32);
10165 // Bhi = psrlqi(b, 32);
10167 // AloBlo = pmuludq(a, b);
10168 // AloBhi = pmuludq(a, Bhi);
10169 // AhiBlo = pmuludq(Ahi, b);
10171 // AloBhi = psllqi(AloBhi, 32);
10172 // AhiBlo = psllqi(AhiBlo, 32);
10173 // return AloBlo + AloBhi + AhiBlo;
10175 SDValue A = Op.getOperand(0);
10176 SDValue B = Op.getOperand(1);
10178 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
10180 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10181 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
10183 // Bit cast to 32-bit vectors for MULUDQ
10184 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10185 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10186 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10187 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10188 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
10190 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10191 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10192 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
10194 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10195 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
10197 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10198 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10201 SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10203 EVT VT = Op.getValueType();
10204 DebugLoc dl = Op.getDebugLoc();
10205 SDValue R = Op.getOperand(0);
10206 SDValue Amt = Op.getOperand(1);
10207 LLVMContext *Context = DAG.getContext();
10209 if (!Subtarget->hasSSE2())
10212 // Optimize shl/srl/sra with constant shift amount.
10213 if (isSplatVector(Amt.getNode())) {
10214 SDValue SclrAmt = Amt->getOperand(0);
10215 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10216 uint64_t ShiftAmt = C->getZExtValue();
10218 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10219 (Subtarget->hasAVX2() &&
10220 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10221 if (Op.getOpcode() == ISD::SHL)
10222 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10223 DAG.getConstant(ShiftAmt, MVT::i32));
10224 if (Op.getOpcode() == ISD::SRL)
10225 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10226 DAG.getConstant(ShiftAmt, MVT::i32));
10227 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10228 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10229 DAG.getConstant(ShiftAmt, MVT::i32));
10232 if (VT == MVT::v16i8) {
10233 if (Op.getOpcode() == ISD::SHL) {
10234 // Make a large shift.
10235 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10236 DAG.getConstant(ShiftAmt, MVT::i32));
10237 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10238 // Zero out the rightmost bits.
10239 SmallVector<SDValue, 16> V(16,
10240 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10242 return DAG.getNode(ISD::AND, dl, VT, SHL,
10243 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10245 if (Op.getOpcode() == ISD::SRL) {
10246 // Make a large shift.
10247 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10248 DAG.getConstant(ShiftAmt, MVT::i32));
10249 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10250 // Zero out the leftmost bits.
10251 SmallVector<SDValue, 16> V(16,
10252 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10254 return DAG.getNode(ISD::AND, dl, VT, SRL,
10255 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10257 if (Op.getOpcode() == ISD::SRA) {
10258 if (ShiftAmt == 7) {
10259 // R s>> 7 === R s< 0
10260 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
10261 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
10264 // R s>> a === ((R u>> a) ^ m) - m
10265 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10266 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10268 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10269 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10270 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10275 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10276 if (Op.getOpcode() == ISD::SHL) {
10277 // Make a large shift.
10278 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10279 DAG.getConstant(ShiftAmt, MVT::i32));
10280 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10281 // Zero out the rightmost bits.
10282 SmallVector<SDValue, 32> V(32,
10283 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10285 return DAG.getNode(ISD::AND, dl, VT, SHL,
10286 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10288 if (Op.getOpcode() == ISD::SRL) {
10289 // Make a large shift.
10290 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10291 DAG.getConstant(ShiftAmt, MVT::i32));
10292 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10293 // Zero out the leftmost bits.
10294 SmallVector<SDValue, 32> V(32,
10295 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10297 return DAG.getNode(ISD::AND, dl, VT, SRL,
10298 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10300 if (Op.getOpcode() == ISD::SRA) {
10301 if (ShiftAmt == 7) {
10302 // R s>> 7 === R s< 0
10303 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
10304 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
10307 // R s>> a === ((R u>> a) ^ m) - m
10308 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10309 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10311 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10312 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10313 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10320 // Lower SHL with variable shift amount.
10321 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
10322 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10323 DAG.getConstant(23, MVT::i32));
10325 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10326 Constant *C = ConstantDataVector::get(*Context, CV);
10327 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10328 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
10329 MachinePointerInfo::getConstantPool(),
10330 false, false, false, 16);
10332 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
10333 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
10334 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10335 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10337 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
10338 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
10341 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10342 DAG.getConstant(5, MVT::i32));
10343 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
10345 // Turn 'a' into a mask suitable for VSELECT
10346 SDValue VSelM = DAG.getConstant(0x80, VT);
10347 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10348 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
10350 SDValue CM1 = DAG.getConstant(0x0f, VT);
10351 SDValue CM2 = DAG.getConstant(0x3f, VT);
10353 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10354 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
10355 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10356 DAG.getConstant(4, MVT::i32), DAG);
10357 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
10358 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10361 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
10362 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10363 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
10365 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10366 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
10367 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10368 DAG.getConstant(2, MVT::i32), DAG);
10369 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
10370 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10373 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
10374 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10375 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
10377 // return VSELECT(r, r+r, a);
10378 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
10379 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
10383 // Decompose 256-bit shifts into smaller 128-bit shifts.
10384 if (VT.getSizeInBits() == 256) {
10385 unsigned NumElems = VT.getVectorNumElements();
10386 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10387 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10389 // Extract the two vectors
10390 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10391 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10394 // Recreate the shift amount vectors
10395 SDValue Amt1, Amt2;
10396 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10397 // Constant shift amount
10398 SmallVector<SDValue, 4> Amt1Csts;
10399 SmallVector<SDValue, 4> Amt2Csts;
10400 for (unsigned i = 0; i != NumElems/2; ++i)
10401 Amt1Csts.push_back(Amt->getOperand(i));
10402 for (unsigned i = NumElems/2; i != NumElems; ++i)
10403 Amt2Csts.push_back(Amt->getOperand(i));
10405 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10406 &Amt1Csts[0], NumElems/2);
10407 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10408 &Amt2Csts[0], NumElems/2);
10410 // Variable shift amount
10411 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10412 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10416 // Issue new vector shifts for the smaller types
10417 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10418 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10420 // Concatenate the result back
10421 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10427 SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
10428 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10429 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
10430 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10431 // has only one use.
10432 SDNode *N = Op.getNode();
10433 SDValue LHS = N->getOperand(0);
10434 SDValue RHS = N->getOperand(1);
10435 unsigned BaseOp = 0;
10437 DebugLoc DL = Op.getDebugLoc();
10438 switch (Op.getOpcode()) {
10439 default: llvm_unreachable("Unknown ovf instruction!");
10441 // A subtract of one will be selected as a INC. Note that INC doesn't
10442 // set CF, so we can't do this for UADDO.
10443 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10445 BaseOp = X86ISD::INC;
10446 Cond = X86::COND_O;
10449 BaseOp = X86ISD::ADD;
10450 Cond = X86::COND_O;
10453 BaseOp = X86ISD::ADD;
10454 Cond = X86::COND_B;
10457 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10458 // set CF, so we can't do this for USUBO.
10459 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10461 BaseOp = X86ISD::DEC;
10462 Cond = X86::COND_O;
10465 BaseOp = X86ISD::SUB;
10466 Cond = X86::COND_O;
10469 BaseOp = X86ISD::SUB;
10470 Cond = X86::COND_B;
10473 BaseOp = X86ISD::SMUL;
10474 Cond = X86::COND_O;
10476 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10477 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10479 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
10482 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10483 DAG.getConstant(X86::COND_O, MVT::i32),
10484 SDValue(Sum.getNode(), 2));
10486 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
10490 // Also sets EFLAGS.
10491 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
10492 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
10495 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10496 DAG.getConstant(Cond, MVT::i32),
10497 SDValue(Sum.getNode(), 1));
10499 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
10502 SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10503 SelectionDAG &DAG) const {
10504 DebugLoc dl = Op.getDebugLoc();
10505 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10506 EVT VT = Op.getValueType();
10508 if (!Subtarget->hasSSE2() || !VT.isVector())
10511 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10512 ExtraVT.getScalarType().getSizeInBits();
10513 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10515 switch (VT.getSimpleVT().SimpleTy) {
10516 default: return SDValue();
10519 if (!Subtarget->hasAVX())
10521 if (!Subtarget->hasAVX2()) {
10522 // needs to be split
10523 int NumElems = VT.getVectorNumElements();
10524 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10525 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10527 // Extract the LHS vectors
10528 SDValue LHS = Op.getOperand(0);
10529 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10530 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10532 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10533 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10535 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10536 int ExtraNumElems = ExtraVT.getVectorNumElements();
10537 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10539 SDValue Extra = DAG.getValueType(ExtraVT);
10541 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10542 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10544 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10549 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10550 Op.getOperand(0), ShAmt, DAG);
10551 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
10557 SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10558 DebugLoc dl = Op.getDebugLoc();
10560 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10561 // There isn't any reason to disable it if the target processor supports it.
10562 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
10563 SDValue Chain = Op.getOperand(0);
10564 SDValue Zero = DAG.getConstant(0, MVT::i32);
10566 DAG.getRegister(X86::ESP, MVT::i32), // Base
10567 DAG.getTargetConstant(1, MVT::i8), // Scale
10568 DAG.getRegister(0, MVT::i32), // Index
10569 DAG.getTargetConstant(0, MVT::i32), // Disp
10570 DAG.getRegister(0, MVT::i32), // Segment.
10575 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10576 array_lengthof(Ops));
10577 return SDValue(Res, 0);
10580 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
10582 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10584 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10585 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10586 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10587 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
10589 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10590 if (!Op1 && !Op2 && !Op3 && Op4)
10591 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
10593 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10594 if (Op1 && !Op2 && !Op3 && !Op4)
10595 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
10597 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
10599 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10602 SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10603 SelectionDAG &DAG) const {
10604 DebugLoc dl = Op.getDebugLoc();
10605 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10606 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10607 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10608 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10610 // The only fence that needs an instruction is a sequentially-consistent
10611 // cross-thread fence.
10612 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10613 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10614 // no-sse2). There isn't any reason to disable it if the target processor
10616 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
10617 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10619 SDValue Chain = Op.getOperand(0);
10620 SDValue Zero = DAG.getConstant(0, MVT::i32);
10622 DAG.getRegister(X86::ESP, MVT::i32), // Base
10623 DAG.getTargetConstant(1, MVT::i8), // Scale
10624 DAG.getRegister(0, MVT::i32), // Index
10625 DAG.getTargetConstant(0, MVT::i32), // Disp
10626 DAG.getRegister(0, MVT::i32), // Segment.
10631 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10632 array_lengthof(Ops));
10633 return SDValue(Res, 0);
10636 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10637 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10641 SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
10642 EVT T = Op.getValueType();
10643 DebugLoc DL = Op.getDebugLoc();
10646 switch(T.getSimpleVT().SimpleTy) {
10647 default: llvm_unreachable("Invalid value type!");
10648 case MVT::i8: Reg = X86::AL; size = 1; break;
10649 case MVT::i16: Reg = X86::AX; size = 2; break;
10650 case MVT::i32: Reg = X86::EAX; size = 4; break;
10652 assert(Subtarget->is64Bit() && "Node not type legal!");
10653 Reg = X86::RAX; size = 8;
10656 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
10657 Op.getOperand(2), SDValue());
10658 SDValue Ops[] = { cpIn.getValue(0),
10661 DAG.getTargetConstant(size, MVT::i8),
10662 cpIn.getValue(1) };
10663 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
10664 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10665 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10668 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
10672 SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
10673 SelectionDAG &DAG) const {
10674 assert(Subtarget->is64Bit() && "Result not type legalized?");
10675 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
10676 SDValue TheChain = Op.getOperand(0);
10677 DebugLoc dl = Op.getDebugLoc();
10678 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
10679 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10680 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
10682 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10683 DAG.getConstant(32, MVT::i8));
10685 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
10688 return DAG.getMergeValues(Ops, 2, dl);
10691 SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
10692 SelectionDAG &DAG) const {
10693 EVT SrcVT = Op.getOperand(0).getValueType();
10694 EVT DstVT = Op.getValueType();
10695 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
10696 Subtarget->hasMMX() && "Unexpected custom BITCAST");
10697 assert((DstVT == MVT::i64 ||
10698 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
10699 "Unexpected custom BITCAST");
10700 // i64 <=> MMX conversions are Legal.
10701 if (SrcVT==MVT::i64 && DstVT.isVector())
10703 if (DstVT==MVT::i64 && SrcVT.isVector())
10705 // MMX <=> MMX conversions are Legal.
10706 if (SrcVT.isVector() && DstVT.isVector())
10708 // All other conversions need to be expanded.
10712 SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
10713 SDNode *Node = Op.getNode();
10714 DebugLoc dl = Node->getDebugLoc();
10715 EVT T = Node->getValueType(0);
10716 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
10717 DAG.getConstant(0, T), Node->getOperand(2));
10718 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
10719 cast<AtomicSDNode>(Node)->getMemoryVT(),
10720 Node->getOperand(0),
10721 Node->getOperand(1), negOp,
10722 cast<AtomicSDNode>(Node)->getSrcValue(),
10723 cast<AtomicSDNode>(Node)->getAlignment(),
10724 cast<AtomicSDNode>(Node)->getOrdering(),
10725 cast<AtomicSDNode>(Node)->getSynchScope());
10728 static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10729 SDNode *Node = Op.getNode();
10730 DebugLoc dl = Node->getDebugLoc();
10731 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10733 // Convert seq_cst store -> xchg
10734 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10735 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10736 // (The only way to get a 16-byte store is cmpxchg16b)
10737 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10738 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10739 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
10740 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10741 cast<AtomicSDNode>(Node)->getMemoryVT(),
10742 Node->getOperand(0),
10743 Node->getOperand(1), Node->getOperand(2),
10744 cast<AtomicSDNode>(Node)->getMemOperand(),
10745 cast<AtomicSDNode>(Node)->getOrdering(),
10746 cast<AtomicSDNode>(Node)->getSynchScope());
10747 return Swap.getValue(1);
10749 // Other atomic stores have a simple pattern.
10753 static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10754 EVT VT = Op.getNode()->getValueType(0);
10756 // Let legalize expand this if it isn't a legal type yet.
10757 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10760 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
10763 bool ExtraOp = false;
10764 switch (Op.getOpcode()) {
10765 default: llvm_unreachable("Invalid code");
10766 case ISD::ADDC: Opc = X86ISD::ADD; break;
10767 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10768 case ISD::SUBC: Opc = X86ISD::SUB; break;
10769 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10773 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10775 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10776 Op.getOperand(1), Op.getOperand(2));
10779 /// LowerOperation - Provide custom lowering hooks for some operations.
10781 SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
10782 switch (Op.getOpcode()) {
10783 default: llvm_unreachable("Should not custom lower this!");
10784 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
10785 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
10786 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
10787 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10788 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
10789 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
10790 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
10791 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
10792 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10793 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10794 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
10795 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
10796 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
10797 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10798 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10799 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
10800 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
10801 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
10802 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
10803 case ISD::SHL_PARTS:
10804 case ISD::SRA_PARTS:
10805 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
10806 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
10807 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
10808 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
10809 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
10810 case ISD::FABS: return LowerFABS(Op, DAG);
10811 case ISD::FNEG: return LowerFNEG(Op, DAG);
10812 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
10813 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
10814 case ISD::SETCC: return LowerSETCC(Op, DAG);
10815 case ISD::SELECT: return LowerSELECT(Op, DAG);
10816 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
10817 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
10818 case ISD::VASTART: return LowerVASTART(Op, DAG);
10819 case ISD::VAARG: return LowerVAARG(Op, DAG);
10820 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
10821 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
10822 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10823 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
10824 case ISD::FRAME_TO_ARGS_OFFSET:
10825 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
10826 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
10827 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
10828 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10829 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
10830 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
10831 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10832 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
10833 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
10834 case ISD::MUL: return LowerMUL(Op, DAG);
10837 case ISD::SHL: return LowerShift(Op, DAG);
10843 case ISD::UMULO: return LowerXALUO(Op, DAG);
10844 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
10845 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
10849 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
10850 case ISD::ADD: return LowerADD(Op, DAG);
10851 case ISD::SUB: return LowerSUB(Op, DAG);
10855 static void ReplaceATOMIC_LOAD(SDNode *Node,
10856 SmallVectorImpl<SDValue> &Results,
10857 SelectionDAG &DAG) {
10858 DebugLoc dl = Node->getDebugLoc();
10859 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10861 // Convert wide load -> cmpxchg8b/cmpxchg16b
10862 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10863 // (The only way to get a 16-byte load is cmpxchg16b)
10864 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
10865 SDValue Zero = DAG.getConstant(0, VT);
10866 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
10867 Node->getOperand(0),
10868 Node->getOperand(1), Zero, Zero,
10869 cast<AtomicSDNode>(Node)->getMemOperand(),
10870 cast<AtomicSDNode>(Node)->getOrdering(),
10871 cast<AtomicSDNode>(Node)->getSynchScope());
10872 Results.push_back(Swap.getValue(0));
10873 Results.push_back(Swap.getValue(1));
10876 void X86TargetLowering::
10877 ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
10878 SelectionDAG &DAG, unsigned NewOp) const {
10879 DebugLoc dl = Node->getDebugLoc();
10880 assert (Node->getValueType(0) == MVT::i64 &&
10881 "Only know how to expand i64 atomics");
10883 SDValue Chain = Node->getOperand(0);
10884 SDValue In1 = Node->getOperand(1);
10885 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
10886 Node->getOperand(2), DAG.getIntPtrConstant(0));
10887 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
10888 Node->getOperand(2), DAG.getIntPtrConstant(1));
10889 SDValue Ops[] = { Chain, In1, In2L, In2H };
10890 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
10892 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10893 cast<MemSDNode>(Node)->getMemOperand());
10894 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
10895 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
10896 Results.push_back(Result.getValue(2));
10899 /// ReplaceNodeResults - Replace a node with an illegal result type
10900 /// with a new node built out of custom code.
10901 void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10902 SmallVectorImpl<SDValue>&Results,
10903 SelectionDAG &DAG) const {
10904 DebugLoc dl = N->getDebugLoc();
10905 switch (N->getOpcode()) {
10907 llvm_unreachable("Do not know how to custom type legalize this operation!");
10908 case ISD::SIGN_EXTEND_INREG:
10913 // We don't want to expand or promote these.
10915 case ISD::FP_TO_SINT:
10916 case ISD::FP_TO_UINT: {
10917 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10919 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10922 std::pair<SDValue,SDValue> Vals =
10923 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
10924 SDValue FIST = Vals.first, StackSlot = Vals.second;
10925 if (FIST.getNode() != 0) {
10926 EVT VT = N->getValueType(0);
10927 // Return a load from the stack slot.
10928 if (StackSlot.getNode() != 0)
10929 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10930 MachinePointerInfo(),
10931 false, false, false, 0));
10933 Results.push_back(FIST);
10937 case ISD::READCYCLECOUNTER: {
10938 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
10939 SDValue TheChain = N->getOperand(0);
10940 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
10941 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
10943 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
10945 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10946 SDValue Ops[] = { eax, edx };
10947 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
10948 Results.push_back(edx.getValue(1));
10951 case ISD::ATOMIC_CMP_SWAP: {
10952 EVT T = N->getValueType(0);
10953 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
10954 bool Regs64bit = T == MVT::i128;
10955 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
10956 SDValue cpInL, cpInH;
10957 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10958 DAG.getConstant(0, HalfT));
10959 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10960 DAG.getConstant(1, HalfT));
10961 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10962 Regs64bit ? X86::RAX : X86::EAX,
10964 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10965 Regs64bit ? X86::RDX : X86::EDX,
10966 cpInH, cpInL.getValue(1));
10967 SDValue swapInL, swapInH;
10968 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10969 DAG.getConstant(0, HalfT));
10970 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10971 DAG.getConstant(1, HalfT));
10972 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10973 Regs64bit ? X86::RBX : X86::EBX,
10974 swapInL, cpInH.getValue(1));
10975 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10976 Regs64bit ? X86::RCX : X86::ECX,
10977 swapInH, swapInL.getValue(1));
10978 SDValue Ops[] = { swapInH.getValue(0),
10980 swapInH.getValue(1) };
10981 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
10982 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
10983 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10984 X86ISD::LCMPXCHG8_DAG;
10985 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
10987 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10988 Regs64bit ? X86::RAX : X86::EAX,
10989 HalfT, Result.getValue(1));
10990 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10991 Regs64bit ? X86::RDX : X86::EDX,
10992 HalfT, cpOutL.getValue(2));
10993 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
10994 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
10995 Results.push_back(cpOutH.getValue(1));
10998 case ISD::ATOMIC_LOAD_ADD:
10999 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11001 case ISD::ATOMIC_LOAD_AND:
11002 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11004 case ISD::ATOMIC_LOAD_NAND:
11005 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11007 case ISD::ATOMIC_LOAD_OR:
11008 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11010 case ISD::ATOMIC_LOAD_SUB:
11011 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11013 case ISD::ATOMIC_LOAD_XOR:
11014 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11016 case ISD::ATOMIC_SWAP:
11017 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11019 case ISD::ATOMIC_LOAD:
11020 ReplaceATOMIC_LOAD(N, Results, DAG);
11024 const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11026 default: return NULL;
11027 case X86ISD::BSF: return "X86ISD::BSF";
11028 case X86ISD::BSR: return "X86ISD::BSR";
11029 case X86ISD::SHLD: return "X86ISD::SHLD";
11030 case X86ISD::SHRD: return "X86ISD::SHRD";
11031 case X86ISD::FAND: return "X86ISD::FAND";
11032 case X86ISD::FOR: return "X86ISD::FOR";
11033 case X86ISD::FXOR: return "X86ISD::FXOR";
11034 case X86ISD::FSRL: return "X86ISD::FSRL";
11035 case X86ISD::FILD: return "X86ISD::FILD";
11036 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
11037 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11038 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11039 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
11040 case X86ISD::FLD: return "X86ISD::FLD";
11041 case X86ISD::FST: return "X86ISD::FST";
11042 case X86ISD::CALL: return "X86ISD::CALL";
11043 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
11044 case X86ISD::BT: return "X86ISD::BT";
11045 case X86ISD::CMP: return "X86ISD::CMP";
11046 case X86ISD::COMI: return "X86ISD::COMI";
11047 case X86ISD::UCOMI: return "X86ISD::UCOMI";
11048 case X86ISD::SETCC: return "X86ISD::SETCC";
11049 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
11050 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11051 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
11052 case X86ISD::CMOV: return "X86ISD::CMOV";
11053 case X86ISD::BRCOND: return "X86ISD::BRCOND";
11054 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
11055 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11056 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
11057 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
11058 case X86ISD::Wrapper: return "X86ISD::Wrapper";
11059 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
11060 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
11061 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
11062 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11063 case X86ISD::PINSRB: return "X86ISD::PINSRB";
11064 case X86ISD::PINSRW: return "X86ISD::PINSRW";
11065 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
11066 case X86ISD::ANDNP: return "X86ISD::ANDNP";
11067 case X86ISD::PSIGN: return "X86ISD::PSIGN";
11068 case X86ISD::BLENDV: return "X86ISD::BLENDV";
11069 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11070 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11071 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
11072 case X86ISD::HADD: return "X86ISD::HADD";
11073 case X86ISD::HSUB: return "X86ISD::HSUB";
11074 case X86ISD::FHADD: return "X86ISD::FHADD";
11075 case X86ISD::FHSUB: return "X86ISD::FHSUB";
11076 case X86ISD::FMAX: return "X86ISD::FMAX";
11077 case X86ISD::FMIN: return "X86ISD::FMIN";
11078 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11079 case X86ISD::FRCP: return "X86ISD::FRCP";
11080 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
11081 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
11082 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
11083 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
11084 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
11085 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11086 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
11087 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11088 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11089 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11090 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11091 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11092 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
11093 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11094 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
11095 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11096 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
11097 case X86ISD::VSHL: return "X86ISD::VSHL";
11098 case X86ISD::VSRL: return "X86ISD::VSRL";
11099 case X86ISD::VSRA: return "X86ISD::VSRA";
11100 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11101 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11102 case X86ISD::VSRAI: return "X86ISD::VSRAI";
11103 case X86ISD::CMPP: return "X86ISD::CMPP";
11104 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11105 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
11106 case X86ISD::ADD: return "X86ISD::ADD";
11107 case X86ISD::SUB: return "X86ISD::SUB";
11108 case X86ISD::ADC: return "X86ISD::ADC";
11109 case X86ISD::SBB: return "X86ISD::SBB";
11110 case X86ISD::SMUL: return "X86ISD::SMUL";
11111 case X86ISD::UMUL: return "X86ISD::UMUL";
11112 case X86ISD::INC: return "X86ISD::INC";
11113 case X86ISD::DEC: return "X86ISD::DEC";
11114 case X86ISD::OR: return "X86ISD::OR";
11115 case X86ISD::XOR: return "X86ISD::XOR";
11116 case X86ISD::AND: return "X86ISD::AND";
11117 case X86ISD::ANDN: return "X86ISD::ANDN";
11118 case X86ISD::BLSI: return "X86ISD::BLSI";
11119 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11120 case X86ISD::BLSR: return "X86ISD::BLSR";
11121 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
11122 case X86ISD::PTEST: return "X86ISD::PTEST";
11123 case X86ISD::TESTP: return "X86ISD::TESTP";
11124 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11125 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11126 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11127 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11128 case X86ISD::SHUFP: return "X86ISD::SHUFP";
11129 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
11130 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
11131 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
11132 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11133 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
11134 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11135 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11136 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11137 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11138 case X86ISD::MOVSS: return "X86ISD::MOVSS";
11139 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11140 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
11141 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
11142 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
11143 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
11144 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
11145 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
11146 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
11147 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
11148 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
11149 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
11150 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
11154 // isLegalAddressingMode - Return true if the addressing mode represented
11155 // by AM is legal for this target, for a load/store of the specified type.
11156 bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
11158 // X86 supports extremely general addressing modes.
11159 CodeModel::Model M = getTargetMachine().getCodeModel();
11160 Reloc::Model R = getTargetMachine().getRelocationModel();
11162 // X86 allows a sign-extended 32-bit immediate field as a displacement.
11163 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
11168 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
11170 // If a reference to this global requires an extra load, we can't fold it.
11171 if (isGlobalStubReference(GVFlags))
11174 // If BaseGV requires a register for the PIC base, we cannot also have a
11175 // BaseReg specified.
11176 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
11179 // If lower 4G is not available, then we must use rip-relative addressing.
11180 if ((M != CodeModel::Small || R != Reloc::Static) &&
11181 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
11185 switch (AM.Scale) {
11191 // These scales always work.
11196 // These scales are formed with basereg+scalereg. Only accept if there is
11201 default: // Other stuff never works.
11209 bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
11210 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
11212 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11213 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
11214 if (NumBits1 <= NumBits2)
11219 bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
11220 if (!VT1.isInteger() || !VT2.isInteger())
11222 unsigned NumBits1 = VT1.getSizeInBits();
11223 unsigned NumBits2 = VT2.getSizeInBits();
11224 if (NumBits1 <= NumBits2)
11229 bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
11230 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
11231 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
11234 bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
11235 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
11236 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
11239 bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
11240 // i16 instructions are longer (0x66 prefix) and potentially slower.
11241 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
11244 /// isShuffleMaskLegal - Targets can use this to indicate that they only
11245 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11246 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11247 /// are assumed to be legal.
11249 X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
11251 // Very little shuffling can be done for 64-bit vectors right now.
11252 if (VT.getSizeInBits() == 64)
11255 // FIXME: pshufb, blends, shifts.
11256 return (VT.getVectorNumElements() == 2 ||
11257 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11258 isMOVLMask(M, VT) ||
11259 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
11260 isPSHUFDMask(M, VT) ||
11261 isPSHUFHWMask(M, VT) ||
11262 isPSHUFLWMask(M, VT) ||
11263 isPALIGNRMask(M, VT, Subtarget) ||
11264 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11265 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
11266 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11267 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
11271 X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
11273 unsigned NumElts = VT.getVectorNumElements();
11274 // FIXME: This collection of masks seems suspect.
11277 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11278 return (isMOVLMask(Mask, VT) ||
11279 isCommutedMOVLMask(Mask, VT, true) ||
11280 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11281 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
11286 //===----------------------------------------------------------------------===//
11287 // X86 Scheduler Hooks
11288 //===----------------------------------------------------------------------===//
11290 // private utility function
11291 MachineBasicBlock *
11292 X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11293 MachineBasicBlock *MBB,
11300 const TargetRegisterClass *RC,
11301 bool invSrc) const {
11302 // For the atomic bitwise operator, we generate
11305 // ld t1 = [bitinstr.addr]
11306 // op t2 = t1, [bitinstr.val]
11308 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11310 // fallthrough -->nextMBB
11311 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11312 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11313 MachineFunction::iterator MBBIter = MBB;
11316 /// First build the CFG
11317 MachineFunction *F = MBB->getParent();
11318 MachineBasicBlock *thisMBB = MBB;
11319 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11320 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11321 F->insert(MBBIter, newMBB);
11322 F->insert(MBBIter, nextMBB);
11324 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11325 nextMBB->splice(nextMBB->begin(), thisMBB,
11326 llvm::next(MachineBasicBlock::iterator(bInstr)),
11328 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11330 // Update thisMBB to fall through to newMBB
11331 thisMBB->addSuccessor(newMBB);
11333 // newMBB jumps to itself and fall through to nextMBB
11334 newMBB->addSuccessor(nextMBB);
11335 newMBB->addSuccessor(newMBB);
11337 // Insert instructions into newMBB based on incoming instruction
11338 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
11339 "unexpected number of operands");
11340 DebugLoc dl = bInstr->getDebugLoc();
11341 MachineOperand& destOper = bInstr->getOperand(0);
11342 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11343 int numArgs = bInstr->getNumOperands() - 1;
11344 for (int i=0; i < numArgs; ++i)
11345 argOpers[i] = &bInstr->getOperand(i+1);
11347 // x86 address has 4 operands: base, index, scale, and displacement
11348 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
11349 int valArgIndx = lastAddrIndx + 1;
11351 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
11352 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
11353 for (int i=0; i <= lastAddrIndx; ++i)
11354 (*MIB).addOperand(*argOpers[i]);
11356 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
11358 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
11363 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
11364 assert((argOpers[valArgIndx]->isReg() ||
11365 argOpers[valArgIndx]->isImm()) &&
11366 "invalid operand");
11367 if (argOpers[valArgIndx]->isReg())
11368 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
11370 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
11372 (*MIB).addOperand(*argOpers[valArgIndx]);
11374 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
11377 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
11378 for (int i=0; i <= lastAddrIndx; ++i)
11379 (*MIB).addOperand(*argOpers[i]);
11381 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
11382 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11383 bInstr->memoperands_end());
11385 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
11386 MIB.addReg(EAXreg);
11389 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
11391 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
11395 // private utility function: 64 bit atomics on 32 bit host.
11396 MachineBasicBlock *
11397 X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11398 MachineBasicBlock *MBB,
11403 bool invSrc) const {
11404 // For the atomic bitwise operator, we generate
11405 // thisMBB (instructions are in pairs, except cmpxchg8b)
11406 // ld t1,t2 = [bitinstr.addr]
11408 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11409 // op t5, t6 <- out1, out2, [bitinstr.val]
11410 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
11411 // mov ECX, EBX <- t5, t6
11412 // mov EAX, EDX <- t1, t2
11413 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11414 // mov t3, t4 <- EAX, EDX
11416 // result in out1, out2
11417 // fallthrough -->nextMBB
11419 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11420 const unsigned LoadOpc = X86::MOV32rm;
11421 const unsigned NotOpc = X86::NOT32r;
11422 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11423 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11424 MachineFunction::iterator MBBIter = MBB;
11427 /// First build the CFG
11428 MachineFunction *F = MBB->getParent();
11429 MachineBasicBlock *thisMBB = MBB;
11430 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11431 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11432 F->insert(MBBIter, newMBB);
11433 F->insert(MBBIter, nextMBB);
11435 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11436 nextMBB->splice(nextMBB->begin(), thisMBB,
11437 llvm::next(MachineBasicBlock::iterator(bInstr)),
11439 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11441 // Update thisMBB to fall through to newMBB
11442 thisMBB->addSuccessor(newMBB);
11444 // newMBB jumps to itself and fall through to nextMBB
11445 newMBB->addSuccessor(nextMBB);
11446 newMBB->addSuccessor(newMBB);
11448 DebugLoc dl = bInstr->getDebugLoc();
11449 // Insert instructions into newMBB based on incoming instruction
11450 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
11451 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
11452 "unexpected number of operands");
11453 MachineOperand& dest1Oper = bInstr->getOperand(0);
11454 MachineOperand& dest2Oper = bInstr->getOperand(1);
11455 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11456 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
11457 argOpers[i] = &bInstr->getOperand(i+2);
11459 // We use some of the operands multiple times, so conservatively just
11460 // clear any kill flags that might be present.
11461 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11462 argOpers[i]->setIsKill(false);
11465 // x86 address has 5 operands: base, index, scale, displacement, and segment.
11466 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
11468 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
11469 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
11470 for (int i=0; i <= lastAddrIndx; ++i)
11471 (*MIB).addOperand(*argOpers[i]);
11472 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
11473 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
11474 // add 4 to displacement.
11475 for (int i=0; i <= lastAddrIndx-2; ++i)
11476 (*MIB).addOperand(*argOpers[i]);
11477 MachineOperand newOp3 = *(argOpers[3]);
11478 if (newOp3.isImm())
11479 newOp3.setImm(newOp3.getImm()+4);
11481 newOp3.setOffset(newOp3.getOffset()+4);
11482 (*MIB).addOperand(newOp3);
11483 (*MIB).addOperand(*argOpers[lastAddrIndx]);
11485 // t3/4 are defined later, at the bottom of the loop
11486 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11487 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
11488 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
11489 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
11490 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
11491 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11493 // The subsequent operations should be using the destination registers of
11494 //the PHI instructions.
11496 t1 = F->getRegInfo().createVirtualRegister(RC);
11497 t2 = F->getRegInfo().createVirtualRegister(RC);
11498 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11499 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
11501 t1 = dest1Oper.getReg();
11502 t2 = dest2Oper.getReg();
11505 int valArgIndx = lastAddrIndx + 1;
11506 assert((argOpers[valArgIndx]->isReg() ||
11507 argOpers[valArgIndx]->isImm()) &&
11508 "invalid operand");
11509 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11510 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
11511 if (argOpers[valArgIndx]->isReg())
11512 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
11514 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
11515 if (regOpcL != X86::MOV32rr)
11517 (*MIB).addOperand(*argOpers[valArgIndx]);
11518 assert(argOpers[valArgIndx + 1]->isReg() ==
11519 argOpers[valArgIndx]->isReg());
11520 assert(argOpers[valArgIndx + 1]->isImm() ==
11521 argOpers[valArgIndx]->isImm());
11522 if (argOpers[valArgIndx + 1]->isReg())
11523 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
11525 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
11526 if (regOpcH != X86::MOV32rr)
11528 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
11530 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
11532 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
11535 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
11537 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
11540 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
11541 for (int i=0; i <= lastAddrIndx; ++i)
11542 (*MIB).addOperand(*argOpers[i]);
11544 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
11545 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11546 bInstr->memoperands_end());
11548 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
11549 MIB.addReg(X86::EAX);
11550 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
11551 MIB.addReg(X86::EDX);
11554 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
11556 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
11560 // private utility function
11561 MachineBasicBlock *
11562 X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11563 MachineBasicBlock *MBB,
11564 unsigned cmovOpc) const {
11565 // For the atomic min/max operator, we generate
11568 // ld t1 = [min/max.addr]
11569 // mov t2 = [min/max.val]
11571 // cmov[cond] t2 = t1
11573 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11575 // fallthrough -->nextMBB
11577 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11578 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11579 MachineFunction::iterator MBBIter = MBB;
11582 /// First build the CFG
11583 MachineFunction *F = MBB->getParent();
11584 MachineBasicBlock *thisMBB = MBB;
11585 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11586 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11587 F->insert(MBBIter, newMBB);
11588 F->insert(MBBIter, nextMBB);
11590 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11591 nextMBB->splice(nextMBB->begin(), thisMBB,
11592 llvm::next(MachineBasicBlock::iterator(mInstr)),
11594 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11596 // Update thisMBB to fall through to newMBB
11597 thisMBB->addSuccessor(newMBB);
11599 // newMBB jumps to newMBB and fall through to nextMBB
11600 newMBB->addSuccessor(nextMBB);
11601 newMBB->addSuccessor(newMBB);
11603 DebugLoc dl = mInstr->getDebugLoc();
11604 // Insert instructions into newMBB based on incoming instruction
11605 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
11606 "unexpected number of operands");
11607 MachineOperand& destOper = mInstr->getOperand(0);
11608 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11609 int numArgs = mInstr->getNumOperands() - 1;
11610 for (int i=0; i < numArgs; ++i)
11611 argOpers[i] = &mInstr->getOperand(i+1);
11613 // x86 address has 4 operands: base, index, scale, and displacement
11614 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
11615 int valArgIndx = lastAddrIndx + 1;
11617 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
11618 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
11619 for (int i=0; i <= lastAddrIndx; ++i)
11620 (*MIB).addOperand(*argOpers[i]);
11622 // We only support register and immediate values
11623 assert((argOpers[valArgIndx]->isReg() ||
11624 argOpers[valArgIndx]->isImm()) &&
11625 "invalid operand");
11627 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
11628 if (argOpers[valArgIndx]->isReg())
11629 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
11631 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
11632 (*MIB).addOperand(*argOpers[valArgIndx]);
11634 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
11637 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
11642 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
11643 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
11647 // Cmp and exchange if none has modified the memory location
11648 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
11649 for (int i=0; i <= lastAddrIndx; ++i)
11650 (*MIB).addOperand(*argOpers[i]);
11652 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
11653 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11654 mInstr->memoperands_end());
11656 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
11657 MIB.addReg(X86::EAX);
11660 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
11662 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
11666 // FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
11667 // or XMM0_V32I8 in AVX all of this code can be replaced with that
11668 // in the .td file.
11669 MachineBasicBlock *
11670 X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
11671 unsigned numArgs, bool memArg) const {
11672 assert(Subtarget->hasSSE42() &&
11673 "Target must have SSE4.2 or AVX features enabled");
11675 DebugLoc dl = MI->getDebugLoc();
11676 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11678 if (!Subtarget->hasAVX()) {
11680 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11682 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11685 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11687 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11690 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
11691 for (unsigned i = 0; i < numArgs; ++i) {
11692 MachineOperand &Op = MI->getOperand(i+1);
11693 if (!(Op.isReg() && Op.isImplicit()))
11694 MIB.addOperand(Op);
11696 BuildMI(*BB, MI, dl,
11697 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11698 MI->getOperand(0).getReg())
11699 .addReg(X86::XMM0);
11701 MI->eraseFromParent();
11705 MachineBasicBlock *
11706 X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
11707 DebugLoc dl = MI->getDebugLoc();
11708 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11710 // Address into RAX/EAX, other two args into ECX, EDX.
11711 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11712 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11713 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11714 for (int i = 0; i < X86::AddrNumOperands; ++i)
11715 MIB.addOperand(MI->getOperand(i));
11717 unsigned ValOps = X86::AddrNumOperands;
11718 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11719 .addReg(MI->getOperand(ValOps).getReg());
11720 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11721 .addReg(MI->getOperand(ValOps+1).getReg());
11723 // The instruction doesn't actually take any operands though.
11724 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
11726 MI->eraseFromParent(); // The pseudo is gone now.
11730 MachineBasicBlock *
11731 X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
11732 DebugLoc dl = MI->getDebugLoc();
11733 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11735 // First arg in ECX, the second in EAX.
11736 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11737 .addReg(MI->getOperand(0).getReg());
11738 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11739 .addReg(MI->getOperand(1).getReg());
11741 // The instruction doesn't actually take any operands though.
11742 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
11744 MI->eraseFromParent(); // The pseudo is gone now.
11748 MachineBasicBlock *
11749 X86TargetLowering::EmitVAARG64WithCustomInserter(
11751 MachineBasicBlock *MBB) const {
11752 // Emit va_arg instruction on X86-64.
11754 // Operands to this pseudo-instruction:
11755 // 0 ) Output : destination address (reg)
11756 // 1-5) Input : va_list address (addr, i64mem)
11757 // 6 ) ArgSize : Size (in bytes) of vararg type
11758 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11759 // 8 ) Align : Alignment of type
11760 // 9 ) EFLAGS (implicit-def)
11762 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11763 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11765 unsigned DestReg = MI->getOperand(0).getReg();
11766 MachineOperand &Base = MI->getOperand(1);
11767 MachineOperand &Scale = MI->getOperand(2);
11768 MachineOperand &Index = MI->getOperand(3);
11769 MachineOperand &Disp = MI->getOperand(4);
11770 MachineOperand &Segment = MI->getOperand(5);
11771 unsigned ArgSize = MI->getOperand(6).getImm();
11772 unsigned ArgMode = MI->getOperand(7).getImm();
11773 unsigned Align = MI->getOperand(8).getImm();
11775 // Memory Reference
11776 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11777 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11778 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11780 // Machine Information
11781 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11782 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11783 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11784 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11785 DebugLoc DL = MI->getDebugLoc();
11787 // struct va_list {
11790 // i64 overflow_area (address)
11791 // i64 reg_save_area (address)
11793 // sizeof(va_list) = 24
11794 // alignment(va_list) = 8
11796 unsigned TotalNumIntRegs = 6;
11797 unsigned TotalNumXMMRegs = 8;
11798 bool UseGPOffset = (ArgMode == 1);
11799 bool UseFPOffset = (ArgMode == 2);
11800 unsigned MaxOffset = TotalNumIntRegs * 8 +
11801 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11803 /* Align ArgSize to a multiple of 8 */
11804 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11805 bool NeedsAlign = (Align > 8);
11807 MachineBasicBlock *thisMBB = MBB;
11808 MachineBasicBlock *overflowMBB;
11809 MachineBasicBlock *offsetMBB;
11810 MachineBasicBlock *endMBB;
11812 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11813 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11814 unsigned OffsetReg = 0;
11816 if (!UseGPOffset && !UseFPOffset) {
11817 // If we only pull from the overflow region, we don't create a branch.
11818 // We don't need to alter control flow.
11819 OffsetDestReg = 0; // unused
11820 OverflowDestReg = DestReg;
11823 overflowMBB = thisMBB;
11826 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11827 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11828 // If not, pull from overflow_area. (branch to overflowMBB)
11833 // offsetMBB overflowMBB
11838 // Registers for the PHI in endMBB
11839 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11840 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11842 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11843 MachineFunction *MF = MBB->getParent();
11844 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11845 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11846 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11848 MachineFunction::iterator MBBIter = MBB;
11851 // Insert the new basic blocks
11852 MF->insert(MBBIter, offsetMBB);
11853 MF->insert(MBBIter, overflowMBB);
11854 MF->insert(MBBIter, endMBB);
11856 // Transfer the remainder of MBB and its successor edges to endMBB.
11857 endMBB->splice(endMBB->begin(), thisMBB,
11858 llvm::next(MachineBasicBlock::iterator(MI)),
11860 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11862 // Make offsetMBB and overflowMBB successors of thisMBB
11863 thisMBB->addSuccessor(offsetMBB);
11864 thisMBB->addSuccessor(overflowMBB);
11866 // endMBB is a successor of both offsetMBB and overflowMBB
11867 offsetMBB->addSuccessor(endMBB);
11868 overflowMBB->addSuccessor(endMBB);
11870 // Load the offset value into a register
11871 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11872 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11876 .addDisp(Disp, UseFPOffset ? 4 : 0)
11877 .addOperand(Segment)
11878 .setMemRefs(MMOBegin, MMOEnd);
11880 // Check if there is enough room left to pull this argument.
11881 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11883 .addImm(MaxOffset + 8 - ArgSizeA8);
11885 // Branch to "overflowMBB" if offset >= max
11886 // Fall through to "offsetMBB" otherwise
11887 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11888 .addMBB(overflowMBB);
11891 // In offsetMBB, emit code to use the reg_save_area.
11893 assert(OffsetReg != 0);
11895 // Read the reg_save_area address.
11896 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11897 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11902 .addOperand(Segment)
11903 .setMemRefs(MMOBegin, MMOEnd);
11905 // Zero-extend the offset
11906 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11907 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11910 .addImm(X86::sub_32bit);
11912 // Add the offset to the reg_save_area to get the final address.
11913 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11914 .addReg(OffsetReg64)
11915 .addReg(RegSaveReg);
11917 // Compute the offset for the next argument
11918 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11919 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11921 .addImm(UseFPOffset ? 16 : 8);
11923 // Store it back into the va_list.
11924 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11928 .addDisp(Disp, UseFPOffset ? 4 : 0)
11929 .addOperand(Segment)
11930 .addReg(NextOffsetReg)
11931 .setMemRefs(MMOBegin, MMOEnd);
11934 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11939 // Emit code to use overflow area
11942 // Load the overflow_area address into a register.
11943 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11944 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11949 .addOperand(Segment)
11950 .setMemRefs(MMOBegin, MMOEnd);
11952 // If we need to align it, do so. Otherwise, just copy the address
11953 // to OverflowDestReg.
11955 // Align the overflow address
11956 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11957 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11959 // aligned_addr = (addr + (align-1)) & ~(align-1)
11960 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11961 .addReg(OverflowAddrReg)
11964 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11966 .addImm(~(uint64_t)(Align-1));
11968 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11969 .addReg(OverflowAddrReg);
11972 // Compute the next overflow address after this argument.
11973 // (the overflow address should be kept 8-byte aligned)
11974 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11975 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11976 .addReg(OverflowDestReg)
11977 .addImm(ArgSizeA8);
11979 // Store the new overflow address.
11980 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11985 .addOperand(Segment)
11986 .addReg(NextAddrReg)
11987 .setMemRefs(MMOBegin, MMOEnd);
11989 // If we branched, emit the PHI to the front of endMBB.
11991 BuildMI(*endMBB, endMBB->begin(), DL,
11992 TII->get(X86::PHI), DestReg)
11993 .addReg(OffsetDestReg).addMBB(offsetMBB)
11994 .addReg(OverflowDestReg).addMBB(overflowMBB);
11997 // Erase the pseudo instruction
11998 MI->eraseFromParent();
12003 MachineBasicBlock *
12004 X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12006 MachineBasicBlock *MBB) const {
12007 // Emit code to save XMM registers to the stack. The ABI says that the
12008 // number of registers to save is given in %al, so it's theoretically
12009 // possible to do an indirect jump trick to avoid saving all of them,
12010 // however this code takes a simpler approach and just executes all
12011 // of the stores if %al is non-zero. It's less code, and it's probably
12012 // easier on the hardware branch predictor, and stores aren't all that
12013 // expensive anyway.
12015 // Create the new basic blocks. One block contains all the XMM stores,
12016 // and one block is the final destination regardless of whether any
12017 // stores were performed.
12018 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12019 MachineFunction *F = MBB->getParent();
12020 MachineFunction::iterator MBBIter = MBB;
12022 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12023 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12024 F->insert(MBBIter, XMMSaveMBB);
12025 F->insert(MBBIter, EndMBB);
12027 // Transfer the remainder of MBB and its successor edges to EndMBB.
12028 EndMBB->splice(EndMBB->begin(), MBB,
12029 llvm::next(MachineBasicBlock::iterator(MI)),
12031 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12033 // The original block will now fall through to the XMM save block.
12034 MBB->addSuccessor(XMMSaveMBB);
12035 // The XMMSaveMBB will fall through to the end block.
12036 XMMSaveMBB->addSuccessor(EndMBB);
12038 // Now add the instructions.
12039 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12040 DebugLoc DL = MI->getDebugLoc();
12042 unsigned CountReg = MI->getOperand(0).getReg();
12043 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12044 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12046 if (!Subtarget->isTargetWin64()) {
12047 // If %al is 0, branch around the XMM save block.
12048 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
12049 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
12050 MBB->addSuccessor(EndMBB);
12053 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
12054 // In the XMM save block, save all the XMM argument registers.
12055 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12056 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
12057 MachineMemOperand *MMO =
12058 F->getMachineMemOperand(
12059 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
12060 MachineMemOperand::MOStore,
12061 /*Size=*/16, /*Align=*/16);
12062 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
12063 .addFrameIndex(RegSaveFrameIndex)
12064 .addImm(/*Scale=*/1)
12065 .addReg(/*IndexReg=*/0)
12066 .addImm(/*Disp=*/Offset)
12067 .addReg(/*Segment=*/0)
12068 .addReg(MI->getOperand(i).getReg())
12069 .addMemOperand(MMO);
12072 MI->eraseFromParent(); // The pseudo instruction is gone now.
12077 // The EFLAGS operand of SelectItr might be missing a kill marker
12078 // because there were multiple uses of EFLAGS, and ISel didn't know
12079 // which to mark. Figure out whether SelectItr should have had a
12080 // kill marker, and set it if it should. Returns the correct kill
12082 static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12083 MachineBasicBlock* BB,
12084 const TargetRegisterInfo* TRI) {
12085 // Scan forward through BB for a use/def of EFLAGS.
12086 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12087 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
12088 const MachineInstr& mi = *miI;
12089 if (mi.readsRegister(X86::EFLAGS))
12091 if (mi.definesRegister(X86::EFLAGS))
12092 break; // Should have kill-flag - update below.
12095 // If we hit the end of the block, check whether EFLAGS is live into a
12097 if (miI == BB->end()) {
12098 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12099 sEnd = BB->succ_end();
12100 sItr != sEnd; ++sItr) {
12101 MachineBasicBlock* succ = *sItr;
12102 if (succ->isLiveIn(X86::EFLAGS))
12107 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12108 // out. SelectMI should have a kill flag on EFLAGS.
12109 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
12113 MachineBasicBlock *
12114 X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
12115 MachineBasicBlock *BB) const {
12116 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12117 DebugLoc DL = MI->getDebugLoc();
12119 // To "insert" a SELECT_CC instruction, we actually have to insert the
12120 // diamond control-flow pattern. The incoming instruction knows the
12121 // destination vreg to set, the condition code register to branch on, the
12122 // true/false values to select between, and a branch opcode to use.
12123 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12124 MachineFunction::iterator It = BB;
12130 // cmpTY ccX, r1, r2
12132 // fallthrough --> copy0MBB
12133 MachineBasicBlock *thisMBB = BB;
12134 MachineFunction *F = BB->getParent();
12135 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12136 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
12137 F->insert(It, copy0MBB);
12138 F->insert(It, sinkMBB);
12140 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12141 // live into the sink and copy blocks.
12142 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12143 if (!MI->killsRegister(X86::EFLAGS) &&
12144 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12145 copy0MBB->addLiveIn(X86::EFLAGS);
12146 sinkMBB->addLiveIn(X86::EFLAGS);
12149 // Transfer the remainder of BB and its successor edges to sinkMBB.
12150 sinkMBB->splice(sinkMBB->begin(), BB,
12151 llvm::next(MachineBasicBlock::iterator(MI)),
12153 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12155 // Add the true and fallthrough blocks as its successors.
12156 BB->addSuccessor(copy0MBB);
12157 BB->addSuccessor(sinkMBB);
12159 // Create the conditional branch instruction.
12161 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12162 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12165 // %FalseValue = ...
12166 // # fallthrough to sinkMBB
12167 copy0MBB->addSuccessor(sinkMBB);
12170 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12172 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12173 TII->get(X86::PHI), MI->getOperand(0).getReg())
12174 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12175 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12177 MI->eraseFromParent(); // The pseudo instruction is gone now.
12181 MachineBasicBlock *
12182 X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12183 bool Is64Bit) const {
12184 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12185 DebugLoc DL = MI->getDebugLoc();
12186 MachineFunction *MF = BB->getParent();
12187 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12189 assert(getTargetMachine().Options.EnableSegmentedStacks);
12191 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12192 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12195 // ... [Till the alloca]
12196 // If stacklet is not large enough, jump to mallocMBB
12199 // Allocate by subtracting from RSP
12200 // Jump to continueMBB
12203 // Allocate by call to runtime
12207 // [rest of original BB]
12210 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12211 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12212 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12214 MachineRegisterInfo &MRI = MF->getRegInfo();
12215 const TargetRegisterClass *AddrRegClass =
12216 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12218 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12219 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12220 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
12221 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
12222 sizeVReg = MI->getOperand(1).getReg(),
12223 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12225 MachineFunction::iterator MBBIter = BB;
12228 MF->insert(MBBIter, bumpMBB);
12229 MF->insert(MBBIter, mallocMBB);
12230 MF->insert(MBBIter, continueMBB);
12232 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12233 (MachineBasicBlock::iterator(MI)), BB->end());
12234 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12236 // Add code to the main basic block to check if the stack limit has been hit,
12237 // and if so, jump to mallocMBB otherwise to bumpMBB.
12238 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
12239 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
12240 .addReg(tmpSPVReg).addReg(sizeVReg);
12241 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12242 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
12243 .addReg(SPLimitVReg);
12244 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12246 // bumpMBB simply decreases the stack pointer, since we know the current
12247 // stacklet has enough space.
12248 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
12249 .addReg(SPLimitVReg);
12250 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
12251 .addReg(SPLimitVReg);
12252 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12254 // Calls into a routine in libgcc to allocate more space from the heap.
12255 const uint32_t *RegMask =
12256 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
12258 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12260 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12261 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12262 .addRegMask(RegMask)
12263 .addReg(X86::RAX, RegState::ImplicitDefine);
12265 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12267 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12268 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12269 .addExternalSymbol("__morestack_allocate_stack_space")
12270 .addRegMask(RegMask)
12271 .addReg(X86::EAX, RegState::ImplicitDefine);
12275 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12278 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12279 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12280 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12282 // Set up the CFG correctly.
12283 BB->addSuccessor(bumpMBB);
12284 BB->addSuccessor(mallocMBB);
12285 mallocMBB->addSuccessor(continueMBB);
12286 bumpMBB->addSuccessor(continueMBB);
12288 // Take care of the PHI nodes.
12289 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12290 MI->getOperand(0).getReg())
12291 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12292 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12294 // Delete the original pseudo instruction.
12295 MI->eraseFromParent();
12298 return continueMBB;
12301 MachineBasicBlock *
12302 X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
12303 MachineBasicBlock *BB) const {
12304 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12305 DebugLoc DL = MI->getDebugLoc();
12307 assert(!Subtarget->isTargetEnvMacho());
12309 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12310 // non-trivial part is impdef of ESP.
12312 if (Subtarget->isTargetWin64()) {
12313 if (Subtarget->isTargetCygMing()) {
12314 // ___chkstk(Mingw64):
12315 // Clobbers R10, R11, RAX and EFLAGS.
12317 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12318 .addExternalSymbol("___chkstk")
12319 .addReg(X86::RAX, RegState::Implicit)
12320 .addReg(X86::RSP, RegState::Implicit)
12321 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12322 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12323 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12325 // __chkstk(MSVCRT): does not update stack pointer.
12326 // Clobbers R10, R11 and EFLAGS.
12327 // FIXME: RAX(allocated size) might be reused and not killed.
12328 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12329 .addExternalSymbol("__chkstk")
12330 .addReg(X86::RAX, RegState::Implicit)
12331 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12332 // RAX has the offset to subtracted from RSP.
12333 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12338 const char *StackProbeSymbol =
12339 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12341 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12342 .addExternalSymbol(StackProbeSymbol)
12343 .addReg(X86::EAX, RegState::Implicit)
12344 .addReg(X86::ESP, RegState::Implicit)
12345 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12346 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12347 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12350 MI->eraseFromParent(); // The pseudo instruction is gone now.
12354 MachineBasicBlock *
12355 X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12356 MachineBasicBlock *BB) const {
12357 // This is pretty easy. We're taking the value that we received from
12358 // our load from the relocation, sticking it in either RDI (x86-64)
12359 // or EAX and doing an indirect call. The return value will then
12360 // be in the normal return register.
12361 const X86InstrInfo *TII
12362 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
12363 DebugLoc DL = MI->getDebugLoc();
12364 MachineFunction *F = BB->getParent();
12366 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
12367 assert(MI->getOperand(3).isGlobal() && "This should be a global");
12369 // Get a register mask for the lowered call.
12370 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12371 // proper register mask.
12372 const uint32_t *RegMask =
12373 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
12374 if (Subtarget->is64Bit()) {
12375 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12376 TII->get(X86::MOV64rm), X86::RDI)
12378 .addImm(0).addReg(0)
12379 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
12380 MI->getOperand(3).getTargetFlags())
12382 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
12383 addDirectMem(MIB, X86::RDI);
12384 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
12385 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
12386 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12387 TII->get(X86::MOV32rm), X86::EAX)
12389 .addImm(0).addReg(0)
12390 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
12391 MI->getOperand(3).getTargetFlags())
12393 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
12394 addDirectMem(MIB, X86::EAX);
12395 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
12397 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12398 TII->get(X86::MOV32rm), X86::EAX)
12399 .addReg(TII->getGlobalBaseReg(F))
12400 .addImm(0).addReg(0)
12401 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
12402 MI->getOperand(3).getTargetFlags())
12404 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
12405 addDirectMem(MIB, X86::EAX);
12406 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
12409 MI->eraseFromParent(); // The pseudo instruction is gone now.
12413 MachineBasicBlock *
12414 X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
12415 MachineBasicBlock *BB) const {
12416 switch (MI->getOpcode()) {
12417 default: llvm_unreachable("Unexpected instr type to insert");
12418 case X86::TAILJMPd64:
12419 case X86::TAILJMPr64:
12420 case X86::TAILJMPm64:
12421 llvm_unreachable("TAILJMP64 would not be touched here.");
12422 case X86::TCRETURNdi64:
12423 case X86::TCRETURNri64:
12424 case X86::TCRETURNmi64:
12426 case X86::WIN_ALLOCA:
12427 return EmitLoweredWinAlloca(MI, BB);
12428 case X86::SEG_ALLOCA_32:
12429 return EmitLoweredSegAlloca(MI, BB, false);
12430 case X86::SEG_ALLOCA_64:
12431 return EmitLoweredSegAlloca(MI, BB, true);
12432 case X86::TLSCall_32:
12433 case X86::TLSCall_64:
12434 return EmitLoweredTLSCall(MI, BB);
12435 case X86::CMOV_GR8:
12436 case X86::CMOV_FR32:
12437 case X86::CMOV_FR64:
12438 case X86::CMOV_V4F32:
12439 case X86::CMOV_V2F64:
12440 case X86::CMOV_V2I64:
12441 case X86::CMOV_V8F32:
12442 case X86::CMOV_V4F64:
12443 case X86::CMOV_V4I64:
12444 case X86::CMOV_GR16:
12445 case X86::CMOV_GR32:
12446 case X86::CMOV_RFP32:
12447 case X86::CMOV_RFP64:
12448 case X86::CMOV_RFP80:
12449 return EmitLoweredSelect(MI, BB);
12451 case X86::FP32_TO_INT16_IN_MEM:
12452 case X86::FP32_TO_INT32_IN_MEM:
12453 case X86::FP32_TO_INT64_IN_MEM:
12454 case X86::FP64_TO_INT16_IN_MEM:
12455 case X86::FP64_TO_INT32_IN_MEM:
12456 case X86::FP64_TO_INT64_IN_MEM:
12457 case X86::FP80_TO_INT16_IN_MEM:
12458 case X86::FP80_TO_INT32_IN_MEM:
12459 case X86::FP80_TO_INT64_IN_MEM: {
12460 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12461 DebugLoc DL = MI->getDebugLoc();
12463 // Change the floating point control register to use "round towards zero"
12464 // mode when truncating to an integer value.
12465 MachineFunction *F = BB->getParent();
12466 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
12467 addFrameReference(BuildMI(*BB, MI, DL,
12468 TII->get(X86::FNSTCW16m)), CWFrameIdx);
12470 // Load the old value of the high byte of the control word...
12472 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
12473 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
12476 // Set the high part to be round to zero...
12477 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
12480 // Reload the modified control word now...
12481 addFrameReference(BuildMI(*BB, MI, DL,
12482 TII->get(X86::FLDCW16m)), CWFrameIdx);
12484 // Restore the memory image of control word to original value
12485 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
12488 // Get the X86 opcode to use.
12490 switch (MI->getOpcode()) {
12491 default: llvm_unreachable("illegal opcode!");
12492 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12493 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12494 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12495 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12496 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12497 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
12498 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12499 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12500 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
12504 MachineOperand &Op = MI->getOperand(0);
12506 AM.BaseType = X86AddressMode::RegBase;
12507 AM.Base.Reg = Op.getReg();
12509 AM.BaseType = X86AddressMode::FrameIndexBase;
12510 AM.Base.FrameIndex = Op.getIndex();
12512 Op = MI->getOperand(1);
12514 AM.Scale = Op.getImm();
12515 Op = MI->getOperand(2);
12517 AM.IndexReg = Op.getImm();
12518 Op = MI->getOperand(3);
12519 if (Op.isGlobal()) {
12520 AM.GV = Op.getGlobal();
12522 AM.Disp = Op.getImm();
12524 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
12525 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
12527 // Reload the original control word now.
12528 addFrameReference(BuildMI(*BB, MI, DL,
12529 TII->get(X86::FLDCW16m)), CWFrameIdx);
12531 MI->eraseFromParent(); // The pseudo instruction is gone now.
12534 // String/text processing lowering.
12535 case X86::PCMPISTRM128REG:
12536 case X86::VPCMPISTRM128REG:
12537 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12538 case X86::PCMPISTRM128MEM:
12539 case X86::VPCMPISTRM128MEM:
12540 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12541 case X86::PCMPESTRM128REG:
12542 case X86::VPCMPESTRM128REG:
12543 return EmitPCMP(MI, BB, 5, false /* in mem */);
12544 case X86::PCMPESTRM128MEM:
12545 case X86::VPCMPESTRM128MEM:
12546 return EmitPCMP(MI, BB, 5, true /* in mem */);
12548 // Thread synchronization.
12550 return EmitMonitor(MI, BB);
12552 return EmitMwait(MI, BB);
12554 // Atomic Lowering.
12555 case X86::ATOMAND32:
12556 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
12557 X86::AND32ri, X86::MOV32rm,
12559 X86::NOT32r, X86::EAX,
12560 X86::GR32RegisterClass);
12561 case X86::ATOMOR32:
12562 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12563 X86::OR32ri, X86::MOV32rm,
12565 X86::NOT32r, X86::EAX,
12566 X86::GR32RegisterClass);
12567 case X86::ATOMXOR32:
12568 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
12569 X86::XOR32ri, X86::MOV32rm,
12571 X86::NOT32r, X86::EAX,
12572 X86::GR32RegisterClass);
12573 case X86::ATOMNAND32:
12574 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
12575 X86::AND32ri, X86::MOV32rm,
12577 X86::NOT32r, X86::EAX,
12578 X86::GR32RegisterClass, true);
12579 case X86::ATOMMIN32:
12580 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12581 case X86::ATOMMAX32:
12582 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12583 case X86::ATOMUMIN32:
12584 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12585 case X86::ATOMUMAX32:
12586 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
12588 case X86::ATOMAND16:
12589 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12590 X86::AND16ri, X86::MOV16rm,
12592 X86::NOT16r, X86::AX,
12593 X86::GR16RegisterClass);
12594 case X86::ATOMOR16:
12595 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
12596 X86::OR16ri, X86::MOV16rm,
12598 X86::NOT16r, X86::AX,
12599 X86::GR16RegisterClass);
12600 case X86::ATOMXOR16:
12601 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12602 X86::XOR16ri, X86::MOV16rm,
12604 X86::NOT16r, X86::AX,
12605 X86::GR16RegisterClass);
12606 case X86::ATOMNAND16:
12607 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12608 X86::AND16ri, X86::MOV16rm,
12610 X86::NOT16r, X86::AX,
12611 X86::GR16RegisterClass, true);
12612 case X86::ATOMMIN16:
12613 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12614 case X86::ATOMMAX16:
12615 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12616 case X86::ATOMUMIN16:
12617 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12618 case X86::ATOMUMAX16:
12619 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12621 case X86::ATOMAND8:
12622 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12623 X86::AND8ri, X86::MOV8rm,
12625 X86::NOT8r, X86::AL,
12626 X86::GR8RegisterClass);
12628 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
12629 X86::OR8ri, X86::MOV8rm,
12631 X86::NOT8r, X86::AL,
12632 X86::GR8RegisterClass);
12633 case X86::ATOMXOR8:
12634 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12635 X86::XOR8ri, X86::MOV8rm,
12637 X86::NOT8r, X86::AL,
12638 X86::GR8RegisterClass);
12639 case X86::ATOMNAND8:
12640 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12641 X86::AND8ri, X86::MOV8rm,
12643 X86::NOT8r, X86::AL,
12644 X86::GR8RegisterClass, true);
12645 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
12646 // This group is for 64-bit host.
12647 case X86::ATOMAND64:
12648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12649 X86::AND64ri32, X86::MOV64rm,
12651 X86::NOT64r, X86::RAX,
12652 X86::GR64RegisterClass);
12653 case X86::ATOMOR64:
12654 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12655 X86::OR64ri32, X86::MOV64rm,
12657 X86::NOT64r, X86::RAX,
12658 X86::GR64RegisterClass);
12659 case X86::ATOMXOR64:
12660 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
12661 X86::XOR64ri32, X86::MOV64rm,
12663 X86::NOT64r, X86::RAX,
12664 X86::GR64RegisterClass);
12665 case X86::ATOMNAND64:
12666 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12667 X86::AND64ri32, X86::MOV64rm,
12669 X86::NOT64r, X86::RAX,
12670 X86::GR64RegisterClass, true);
12671 case X86::ATOMMIN64:
12672 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12673 case X86::ATOMMAX64:
12674 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12675 case X86::ATOMUMIN64:
12676 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12677 case X86::ATOMUMAX64:
12678 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
12680 // This group does 64-bit operations on a 32-bit host.
12681 case X86::ATOMAND6432:
12682 return EmitAtomicBit6432WithCustomInserter(MI, BB,
12683 X86::AND32rr, X86::AND32rr,
12684 X86::AND32ri, X86::AND32ri,
12686 case X86::ATOMOR6432:
12687 return EmitAtomicBit6432WithCustomInserter(MI, BB,
12688 X86::OR32rr, X86::OR32rr,
12689 X86::OR32ri, X86::OR32ri,
12691 case X86::ATOMXOR6432:
12692 return EmitAtomicBit6432WithCustomInserter(MI, BB,
12693 X86::XOR32rr, X86::XOR32rr,
12694 X86::XOR32ri, X86::XOR32ri,
12696 case X86::ATOMNAND6432:
12697 return EmitAtomicBit6432WithCustomInserter(MI, BB,
12698 X86::AND32rr, X86::AND32rr,
12699 X86::AND32ri, X86::AND32ri,
12701 case X86::ATOMADD6432:
12702 return EmitAtomicBit6432WithCustomInserter(MI, BB,
12703 X86::ADD32rr, X86::ADC32rr,
12704 X86::ADD32ri, X86::ADC32ri,
12706 case X86::ATOMSUB6432:
12707 return EmitAtomicBit6432WithCustomInserter(MI, BB,
12708 X86::SUB32rr, X86::SBB32rr,
12709 X86::SUB32ri, X86::SBB32ri,
12711 case X86::ATOMSWAP6432:
12712 return EmitAtomicBit6432WithCustomInserter(MI, BB,
12713 X86::MOV32rr, X86::MOV32rr,
12714 X86::MOV32ri, X86::MOV32ri,
12716 case X86::VASTART_SAVE_XMM_REGS:
12717 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
12719 case X86::VAARG_64:
12720 return EmitVAARG64WithCustomInserter(MI, BB);
12724 //===----------------------------------------------------------------------===//
12725 // X86 Optimization Hooks
12726 //===----------------------------------------------------------------------===//
12728 void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
12731 const SelectionDAG &DAG,
12732 unsigned Depth) const {
12733 unsigned BitWidth = KnownZero.getBitWidth();
12734 unsigned Opc = Op.getOpcode();
12735 assert((Opc >= ISD::BUILTIN_OP_END ||
12736 Opc == ISD::INTRINSIC_WO_CHAIN ||
12737 Opc == ISD::INTRINSIC_W_CHAIN ||
12738 Opc == ISD::INTRINSIC_VOID) &&
12739 "Should use MaskedValueIsZero if you don't know whether Op"
12740 " is a target node!");
12742 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
12756 // These nodes' second result is a boolean.
12757 if (Op.getResNo() == 0)
12760 case X86ISD::SETCC:
12761 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
12763 case ISD::INTRINSIC_WO_CHAIN: {
12764 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12765 unsigned NumLoBits = 0;
12768 case Intrinsic::x86_sse_movmsk_ps:
12769 case Intrinsic::x86_avx_movmsk_ps_256:
12770 case Intrinsic::x86_sse2_movmsk_pd:
12771 case Intrinsic::x86_avx_movmsk_pd_256:
12772 case Intrinsic::x86_mmx_pmovmskb:
12773 case Intrinsic::x86_sse2_pmovmskb_128:
12774 case Intrinsic::x86_avx2_pmovmskb: {
12775 // High bits of movmskp{s|d}, pmovmskb are known zero.
12777 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
12778 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12779 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12780 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12781 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12782 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12783 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12784 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
12786 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
12795 unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12796 unsigned Depth) const {
12797 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12798 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12799 return Op.getValueType().getScalarType().getSizeInBits();
12805 /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
12806 /// node is a GlobalAddress + offset.
12807 bool X86TargetLowering::isGAPlusOffset(SDNode *N,
12808 const GlobalValue* &GA,
12809 int64_t &Offset) const {
12810 if (N->getOpcode() == X86ISD::Wrapper) {
12811 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
12812 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
12813 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
12817 return TargetLowering::isGAPlusOffset(N, GA, Offset);
12820 /// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12821 /// same as extracting the high 128-bit part of 256-bit vector and then
12822 /// inserting the result into the low part of a new 256-bit vector
12823 static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12824 EVT VT = SVOp->getValueType(0);
12825 int NumElems = VT.getVectorNumElements();
12827 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12828 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12829 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12830 SVOp->getMaskElt(j) >= 0)
12836 /// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12837 /// same as extracting the low 128-bit part of 256-bit vector and then
12838 /// inserting the result into the high part of a new 256-bit vector
12839 static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12840 EVT VT = SVOp->getValueType(0);
12841 int NumElems = VT.getVectorNumElements();
12843 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12844 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12845 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12846 SVOp->getMaskElt(j) >= 0)
12852 /// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12853 static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12854 TargetLowering::DAGCombinerInfo &DCI,
12855 const X86Subtarget* Subtarget) {
12856 DebugLoc dl = N->getDebugLoc();
12857 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12858 SDValue V1 = SVOp->getOperand(0);
12859 SDValue V2 = SVOp->getOperand(1);
12860 EVT VT = SVOp->getValueType(0);
12861 int NumElems = VT.getVectorNumElements();
12863 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12864 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12868 // V UNDEF BUILD_VECTOR UNDEF
12870 // CONCAT_VECTOR CONCAT_VECTOR
12873 // RESULT: V + zero extended
12875 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12876 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12877 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12880 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12883 // To match the shuffle mask, the first half of the mask should
12884 // be exactly the first vector, and all the rest a splat with the
12885 // first element of the second one.
12886 for (int i = 0; i < NumElems/2; ++i)
12887 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12888 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12891 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12892 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12893 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12894 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12896 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12898 Ld->getPointerInfo(),
12899 Ld->getAlignment(),
12900 false/*isVolatile*/, true/*ReadMem*/,
12901 false/*WriteMem*/);
12902 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12905 // Emit a zeroed vector and insert the desired subvector on its
12907 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
12908 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12909 DAG.getConstant(0, MVT::i32), DAG, dl);
12910 return DCI.CombineTo(N, InsV);
12913 //===--------------------------------------------------------------------===//
12914 // Combine some shuffles into subvector extracts and inserts:
12917 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12918 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12919 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12921 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12922 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12923 return DCI.CombineTo(N, InsV);
12926 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12927 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12928 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12929 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12930 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12931 return DCI.CombineTo(N, InsV);
12937 /// PerformShuffleCombine - Performs several different shuffle combines.
12938 static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
12939 TargetLowering::DAGCombinerInfo &DCI,
12940 const X86Subtarget *Subtarget) {
12941 DebugLoc dl = N->getDebugLoc();
12942 EVT VT = N->getValueType(0);
12944 // Don't create instructions with illegal types after legalize types has run.
12945 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12946 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12949 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12950 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12951 N->getOpcode() == ISD::VECTOR_SHUFFLE)
12952 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
12954 // Only handle 128 wide vector from here on.
12955 if (VT.getSizeInBits() != 128)
12958 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12959 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12960 // consecutive, non-overlapping, and in the right order.
12961 SmallVector<SDValue, 16> Elts;
12962 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
12963 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
12965 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
12969 /// PerformTruncateCombine - Converts truncate operation to
12970 /// a sequence of vector shuffle operations.
12971 /// It is possible when we truncate 256-bit vector to 128-bit vector
12973 SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12974 DAGCombinerInfo &DCI) const {
12975 if (!DCI.isBeforeLegalizeOps())
12978 if (!Subtarget->hasAVX()) return SDValue();
12980 EVT VT = N->getValueType(0);
12981 SDValue Op = N->getOperand(0);
12982 EVT OpVT = Op.getValueType();
12983 DebugLoc dl = N->getDebugLoc();
12985 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12987 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12988 DAG.getIntPtrConstant(0));
12990 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12991 DAG.getIntPtrConstant(2));
12993 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12994 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12997 int ShufMask1[] = {0, 2, 0, 0};
12999 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
13001 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
13005 int ShufMask2[] = {0, 1, 4, 5};
13007 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
13009 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13011 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13012 DAG.getIntPtrConstant(0));
13014 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13015 DAG.getIntPtrConstant(4));
13017 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13018 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13021 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13022 -1, -1, -1, -1, -1, -1, -1, -1};
13024 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
13025 DAG.getUNDEF(MVT::v16i8),
13027 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
13028 DAG.getUNDEF(MVT::v16i8),
13031 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13032 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13035 int ShufMask2[] = {0, 1, 4, 5};
13037 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
13038 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
13044 /// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13045 /// specific shuffle of a load can be folded into a single element load.
13046 /// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13047 /// shuffles have been customed lowered so we need to handle those here.
13048 static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13049 TargetLowering::DAGCombinerInfo &DCI) {
13050 if (DCI.isBeforeLegalizeOps())
13053 SDValue InVec = N->getOperand(0);
13054 SDValue EltNo = N->getOperand(1);
13056 if (!isa<ConstantSDNode>(EltNo))
13059 EVT VT = InVec.getValueType();
13061 bool HasShuffleIntoBitcast = false;
13062 if (InVec.getOpcode() == ISD::BITCAST) {
13063 // Don't duplicate a load with other uses.
13064 if (!InVec.hasOneUse())
13066 EVT BCVT = InVec.getOperand(0).getValueType();
13067 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13069 InVec = InVec.getOperand(0);
13070 HasShuffleIntoBitcast = true;
13073 if (!isTargetShuffle(InVec.getOpcode()))
13076 // Don't duplicate a load with other uses.
13077 if (!InVec.hasOneUse())
13080 SmallVector<int, 16> ShuffleMask;
13082 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13085 // Select the input vector, guarding against out of range extract vector.
13086 unsigned NumElems = VT.getVectorNumElements();
13087 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13088 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13089 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13090 : InVec.getOperand(1);
13092 // If inputs to shuffle are the same for both ops, then allow 2 uses
13093 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13095 if (LdNode.getOpcode() == ISD::BITCAST) {
13096 // Don't duplicate a load with other uses.
13097 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13100 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13101 LdNode = LdNode.getOperand(0);
13104 if (!ISD::isNormalLoad(LdNode.getNode()))
13107 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13109 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13112 if (HasShuffleIntoBitcast) {
13113 // If there's a bitcast before the shuffle, check if the load type and
13114 // alignment is valid.
13115 unsigned Align = LN0->getAlignment();
13116 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13117 unsigned NewAlign = TLI.getTargetData()->
13118 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13120 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13124 // All checks match so transform back to vector_shuffle so that DAG combiner
13125 // can finish the job
13126 DebugLoc dl = N->getDebugLoc();
13128 // Create shuffle node taking into account the case that its a unary shuffle
13129 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13130 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13131 InVec.getOperand(0), Shuffle,
13133 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13134 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13138 /// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13139 /// generation and convert it from being a bunch of shuffles and extracts
13140 /// to a simple store and scalar loads to extract the elements.
13141 static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
13142 TargetLowering::DAGCombinerInfo &DCI) {
13143 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13144 if (NewOp.getNode())
13147 SDValue InputVector = N->getOperand(0);
13149 // Only operate on vectors of 4 elements, where the alternative shuffling
13150 // gets to be more expensive.
13151 if (InputVector.getValueType() != MVT::v4i32)
13154 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13155 // single use which is a sign-extend or zero-extend, and all elements are
13157 SmallVector<SDNode *, 4> Uses;
13158 unsigned ExtractedElements = 0;
13159 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13160 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13161 if (UI.getUse().getResNo() != InputVector.getResNo())
13164 SDNode *Extract = *UI;
13165 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13168 if (Extract->getValueType(0) != MVT::i32)
13170 if (!Extract->hasOneUse())
13172 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13173 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13175 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13178 // Record which element was extracted.
13179 ExtractedElements |=
13180 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13182 Uses.push_back(Extract);
13185 // If not all the elements were used, this may not be worthwhile.
13186 if (ExtractedElements != 15)
13189 // Ok, we've now decided to do the transformation.
13190 DebugLoc dl = InputVector.getDebugLoc();
13192 // Store the value to a temporary stack slot.
13193 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
13194 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13195 MachinePointerInfo(), false, false, 0);
13197 // Replace each use (extract) with a load of the appropriate element.
13198 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13199 UE = Uses.end(); UI != UE; ++UI) {
13200 SDNode *Extract = *UI;
13202 // cOMpute the element's address.
13203 SDValue Idx = Extract->getOperand(1);
13205 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13206 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13207 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13208 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13210 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
13211 StackPtr, OffsetVal);
13213 // Load the scalar.
13214 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
13215 ScalarAddr, MachinePointerInfo(),
13216 false, false, false, 0);
13218 // Replace the exact with the load.
13219 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13222 // The replacement was made in place; don't return anything.
13226 /// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13228 static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
13229 TargetLowering::DAGCombinerInfo &DCI,
13230 const X86Subtarget *Subtarget) {
13233 DebugLoc DL = N->getDebugLoc();
13234 SDValue Cond = N->getOperand(0);
13235 // Get the LHS/RHS of the select.
13236 SDValue LHS = N->getOperand(1);
13237 SDValue RHS = N->getOperand(2);
13238 EVT VT = LHS.getValueType();
13240 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
13241 // instructions match the semantics of the common C idiom x<y?x:y but not
13242 // x<=y?x:y, because of how they handle negative zero (which can be
13243 // ignored in unsafe-math mode).
13244 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13245 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
13246 (Subtarget->hasSSE2() ||
13247 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
13248 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13250 unsigned Opcode = 0;
13251 // Check for x CC y ? x : y.
13252 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13253 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13257 // Converting this to a min would handle NaNs incorrectly, and swapping
13258 // the operands would cause it to handle comparisons between positive
13259 // and negative zero incorrectly.
13260 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
13261 if (!DAG.getTarget().Options.UnsafeFPMath &&
13262 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13264 std::swap(LHS, RHS);
13266 Opcode = X86ISD::FMIN;
13269 // Converting this to a min would handle comparisons between positive
13270 // and negative zero incorrectly.
13271 if (!DAG.getTarget().Options.UnsafeFPMath &&
13272 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13274 Opcode = X86ISD::FMIN;
13277 // Converting this to a min would handle both negative zeros and NaNs
13278 // incorrectly, but we can swap the operands to fix both.
13279 std::swap(LHS, RHS);
13283 Opcode = X86ISD::FMIN;
13287 // Converting this to a max would handle comparisons between positive
13288 // and negative zero incorrectly.
13289 if (!DAG.getTarget().Options.UnsafeFPMath &&
13290 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13292 Opcode = X86ISD::FMAX;
13295 // Converting this to a max would handle NaNs incorrectly, and swapping
13296 // the operands would cause it to handle comparisons between positive
13297 // and negative zero incorrectly.
13298 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
13299 if (!DAG.getTarget().Options.UnsafeFPMath &&
13300 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13302 std::swap(LHS, RHS);
13304 Opcode = X86ISD::FMAX;
13307 // Converting this to a max would handle both negative zeros and NaNs
13308 // incorrectly, but we can swap the operands to fix both.
13309 std::swap(LHS, RHS);
13313 Opcode = X86ISD::FMAX;
13316 // Check for x CC y ? y : x -- a min/max with reversed arms.
13317 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13318 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
13322 // Converting this to a min would handle comparisons between positive
13323 // and negative zero incorrectly, and swapping the operands would
13324 // cause it to handle NaNs incorrectly.
13325 if (!DAG.getTarget().Options.UnsafeFPMath &&
13326 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
13327 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
13329 std::swap(LHS, RHS);
13331 Opcode = X86ISD::FMIN;
13334 // Converting this to a min would handle NaNs incorrectly.
13335 if (!DAG.getTarget().Options.UnsafeFPMath &&
13336 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13338 Opcode = X86ISD::FMIN;
13341 // Converting this to a min would handle both negative zeros and NaNs
13342 // incorrectly, but we can swap the operands to fix both.
13343 std::swap(LHS, RHS);
13347 Opcode = X86ISD::FMIN;
13351 // Converting this to a max would handle NaNs incorrectly.
13352 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
13354 Opcode = X86ISD::FMAX;
13357 // Converting this to a max would handle comparisons between positive
13358 // and negative zero incorrectly, and swapping the operands would
13359 // cause it to handle NaNs incorrectly.
13360 if (!DAG.getTarget().Options.UnsafeFPMath &&
13361 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
13362 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
13364 std::swap(LHS, RHS);
13366 Opcode = X86ISD::FMAX;
13369 // Converting this to a max would handle both negative zeros and NaNs
13370 // incorrectly, but we can swap the operands to fix both.
13371 std::swap(LHS, RHS);
13375 Opcode = X86ISD::FMAX;
13381 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
13384 // If this is a select between two integer constants, try to do some
13386 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13387 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
13388 // Don't do this for crazy integer types.
13389 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13390 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
13391 // so that TrueC (the true value) is larger than FalseC.
13392 bool NeedsCondInvert = false;
13394 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
13395 // Efficiently invertible.
13396 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13397 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13398 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13399 NeedsCondInvert = true;
13400 std::swap(TrueC, FalseC);
13403 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
13404 if (FalseC->getAPIntValue() == 0 &&
13405 TrueC->getAPIntValue().isPowerOf2()) {
13406 if (NeedsCondInvert) // Invert the condition if needed.
13407 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13408 DAG.getConstant(1, Cond.getValueType()));
13410 // Zero extend the condition if needed.
13411 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
13413 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13414 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
13415 DAG.getConstant(ShAmt, MVT::i8));
13418 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
13419 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
13420 if (NeedsCondInvert) // Invert the condition if needed.
13421 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13422 DAG.getConstant(1, Cond.getValueType()));
13424 // Zero extend the condition if needed.
13425 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13426 FalseC->getValueType(0), Cond);
13427 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13428 SDValue(FalseC, 0));
13431 // Optimize cases that will turn into an LEA instruction. This requires
13432 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
13433 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
13434 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
13435 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
13437 bool isFastMultiplier = false;
13439 switch ((unsigned char)Diff) {
13441 case 1: // result = add base, cond
13442 case 2: // result = lea base( , cond*2)
13443 case 3: // result = lea base(cond, cond*2)
13444 case 4: // result = lea base( , cond*4)
13445 case 5: // result = lea base(cond, cond*4)
13446 case 8: // result = lea base( , cond*8)
13447 case 9: // result = lea base(cond, cond*8)
13448 isFastMultiplier = true;
13453 if (isFastMultiplier) {
13454 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13455 if (NeedsCondInvert) // Invert the condition if needed.
13456 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13457 DAG.getConstant(1, Cond.getValueType()));
13459 // Zero extend the condition if needed.
13460 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13462 // Scale the condition by the difference.
13464 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13465 DAG.getConstant(Diff, Cond.getValueType()));
13467 // Add the base if non-zero.
13468 if (FalseC->getAPIntValue() != 0)
13469 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13470 SDValue(FalseC, 0));
13477 // Canonicalize max and min:
13478 // (x > y) ? x : y -> (x >= y) ? x : y
13479 // (x < y) ? x : y -> (x <= y) ? x : y
13480 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13481 // the need for an extra compare
13482 // against zero. e.g.
13483 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13485 // testl %edi, %edi
13487 // cmovgl %edi, %eax
13491 // cmovsl %eax, %edi
13492 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13493 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13494 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13495 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13500 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13501 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13502 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13503 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13508 // If we know that this node is legal then we know that it is going to be
13509 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13510 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13511 // to simplify previous instructions.
13512 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13513 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13514 !DCI.isBeforeLegalize() &&
13515 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13516 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13517 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13518 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13520 APInt KnownZero, KnownOne;
13521 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13522 DCI.isBeforeLegalizeOps());
13523 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13524 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13525 DCI.CommitTargetLoweringOpt(TLO);
13531 /// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13532 static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13533 TargetLowering::DAGCombinerInfo &DCI) {
13534 DebugLoc DL = N->getDebugLoc();
13536 // If the flag operand isn't dead, don't touch this CMOV.
13537 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13540 SDValue FalseOp = N->getOperand(0);
13541 SDValue TrueOp = N->getOperand(1);
13542 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13543 SDValue Cond = N->getOperand(3);
13544 if (CC == X86::COND_E || CC == X86::COND_NE) {
13545 switch (Cond.getOpcode()) {
13549 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13550 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13551 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13555 // If this is a select between two integer constants, try to do some
13556 // optimizations. Note that the operands are ordered the opposite of SELECT
13558 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13559 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
13560 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13561 // larger than FalseC (the false value).
13562 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13563 CC = X86::GetOppositeBranchCondition(CC);
13564 std::swap(TrueC, FalseC);
13567 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
13568 // This is efficient for any integer data type (including i8/i16) and
13570 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
13571 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13572 DAG.getConstant(CC, MVT::i8), Cond);
13574 // Zero extend the condition if needed.
13575 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
13577 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13578 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
13579 DAG.getConstant(ShAmt, MVT::i8));
13580 if (N->getNumValues() == 2) // Dead flag value?
13581 return DCI.CombineTo(N, Cond, SDValue());
13585 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13586 // for any integer data type, including i8/i16.
13587 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
13588 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13589 DAG.getConstant(CC, MVT::i8), Cond);
13591 // Zero extend the condition if needed.
13592 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13593 FalseC->getValueType(0), Cond);
13594 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13595 SDValue(FalseC, 0));
13597 if (N->getNumValues() == 2) // Dead flag value?
13598 return DCI.CombineTo(N, Cond, SDValue());
13602 // Optimize cases that will turn into an LEA instruction. This requires
13603 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
13604 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
13605 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
13606 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
13608 bool isFastMultiplier = false;
13610 switch ((unsigned char)Diff) {
13612 case 1: // result = add base, cond
13613 case 2: // result = lea base( , cond*2)
13614 case 3: // result = lea base(cond, cond*2)
13615 case 4: // result = lea base( , cond*4)
13616 case 5: // result = lea base(cond, cond*4)
13617 case 8: // result = lea base( , cond*8)
13618 case 9: // result = lea base(cond, cond*8)
13619 isFastMultiplier = true;
13624 if (isFastMultiplier) {
13625 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13626 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13627 DAG.getConstant(CC, MVT::i8), Cond);
13628 // Zero extend the condition if needed.
13629 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13631 // Scale the condition by the difference.
13633 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13634 DAG.getConstant(Diff, Cond.getValueType()));
13636 // Add the base if non-zero.
13637 if (FalseC->getAPIntValue() != 0)
13638 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13639 SDValue(FalseC, 0));
13640 if (N->getNumValues() == 2) // Dead flag value?
13641 return DCI.CombineTo(N, Cond, SDValue());
13651 /// PerformMulCombine - Optimize a single multiply with constant into two
13652 /// in order to implement it with two cheaper instructions, e.g.
13653 /// LEA + SHL, LEA + LEA.
13654 static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13655 TargetLowering::DAGCombinerInfo &DCI) {
13656 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13659 EVT VT = N->getValueType(0);
13660 if (VT != MVT::i64)
13663 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13666 uint64_t MulAmt = C->getZExtValue();
13667 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13670 uint64_t MulAmt1 = 0;
13671 uint64_t MulAmt2 = 0;
13672 if ((MulAmt % 9) == 0) {
13674 MulAmt2 = MulAmt / 9;
13675 } else if ((MulAmt % 5) == 0) {
13677 MulAmt2 = MulAmt / 5;
13678 } else if ((MulAmt % 3) == 0) {
13680 MulAmt2 = MulAmt / 3;
13683 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13684 DebugLoc DL = N->getDebugLoc();
13686 if (isPowerOf2_64(MulAmt2) &&
13687 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13688 // If second multiplifer is pow2, issue it first. We want the multiply by
13689 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13691 std::swap(MulAmt1, MulAmt2);
13694 if (isPowerOf2_64(MulAmt1))
13695 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
13696 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
13698 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
13699 DAG.getConstant(MulAmt1, VT));
13701 if (isPowerOf2_64(MulAmt2))
13702 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
13703 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
13705 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
13706 DAG.getConstant(MulAmt2, VT));
13708 // Do not add new nodes to DAG combiner worklist.
13709 DCI.CombineTo(N, NewMul, false);
13714 static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13715 SDValue N0 = N->getOperand(0);
13716 SDValue N1 = N->getOperand(1);
13717 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13718 EVT VT = N0.getValueType();
13720 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13721 // since the result of setcc_c is all zero's or all ones.
13722 if (VT.isInteger() && !VT.isVector() &&
13723 N1C && N0.getOpcode() == ISD::AND &&
13724 N0.getOperand(1).getOpcode() == ISD::Constant) {
13725 SDValue N00 = N0.getOperand(0);
13726 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13727 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13728 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13729 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13730 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13731 APInt ShAmt = N1C->getAPIntValue();
13732 Mask = Mask.shl(ShAmt);
13734 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13735 N00, DAG.getConstant(Mask, VT));
13740 // Hardware support for vector shifts is sparse which makes us scalarize the
13741 // vector operations in many cases. Also, on sandybridge ADD is faster than
13743 // (shl V, 1) -> add V,V
13744 if (isSplatVector(N1.getNode())) {
13745 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13746 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13747 // We shift all of the values by one. In many cases we do not have
13748 // hardware support for this operation. This is better expressed as an ADD
13750 if (N1C && (1 == N1C->getZExtValue())) {
13751 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13758 /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13760 static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13761 TargetLowering::DAGCombinerInfo &DCI,
13762 const X86Subtarget *Subtarget) {
13763 EVT VT = N->getValueType(0);
13764 if (N->getOpcode() == ISD::SHL) {
13765 SDValue V = PerformSHLCombine(N, DAG);
13766 if (V.getNode()) return V;
13769 // On X86 with SSE2 support, we can transform this to a vector shift if
13770 // all elements are shifted by the same amount. We can't do this in legalize
13771 // because the a constant vector is typically transformed to a constant pool
13772 // so we have no knowledge of the shift amount.
13773 if (!Subtarget->hasSSE2())
13776 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13777 (!Subtarget->hasAVX2() ||
13778 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
13781 SDValue ShAmtOp = N->getOperand(1);
13782 EVT EltVT = VT.getVectorElementType();
13783 DebugLoc DL = N->getDebugLoc();
13784 SDValue BaseShAmt = SDValue();
13785 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13786 unsigned NumElts = VT.getVectorNumElements();
13788 for (; i != NumElts; ++i) {
13789 SDValue Arg = ShAmtOp.getOperand(i);
13790 if (Arg.getOpcode() == ISD::UNDEF) continue;
13794 // Handle the case where the build_vector is all undef
13795 // FIXME: Should DAG allow this?
13799 for (; i != NumElts; ++i) {
13800 SDValue Arg = ShAmtOp.getOperand(i);
13801 if (Arg.getOpcode() == ISD::UNDEF) continue;
13802 if (Arg != BaseShAmt) {
13806 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
13807 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
13808 SDValue InVec = ShAmtOp.getOperand(0);
13809 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13810 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13812 for (; i != NumElts; ++i) {
13813 SDValue Arg = InVec.getOperand(i);
13814 if (Arg.getOpcode() == ISD::UNDEF) continue;
13818 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13819 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
13820 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
13821 if (C->getZExtValue() == SplatIdx)
13822 BaseShAmt = InVec.getOperand(1);
13825 if (BaseShAmt.getNode() == 0) {
13826 // Don't create instructions with illegal types after legalize
13828 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13829 !DCI.isBeforeLegalize())
13832 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13833 DAG.getIntPtrConstant(0));
13838 // The shift amount is an i32.
13839 if (EltVT.bitsGT(MVT::i32))
13840 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13841 else if (EltVT.bitsLT(MVT::i32))
13842 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
13844 // The shift amount is identical so we can do a vector shift.
13845 SDValue ValOp = N->getOperand(0);
13846 switch (N->getOpcode()) {
13848 llvm_unreachable("Unknown shift opcode!");
13850 switch (VT.getSimpleVT().SimpleTy) {
13851 default: return SDValue();
13858 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13861 switch (VT.getSimpleVT().SimpleTy) {
13862 default: return SDValue();
13867 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13870 switch (VT.getSimpleVT().SimpleTy) {
13871 default: return SDValue();
13878 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13884 // CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13885 // where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13886 // and friends. Likewise for OR -> CMPNEQSS.
13887 static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13888 TargetLowering::DAGCombinerInfo &DCI,
13889 const X86Subtarget *Subtarget) {
13892 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13893 // we're requiring SSE2 for both.
13894 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
13895 SDValue N0 = N->getOperand(0);
13896 SDValue N1 = N->getOperand(1);
13897 SDValue CMP0 = N0->getOperand(1);
13898 SDValue CMP1 = N1->getOperand(1);
13899 DebugLoc DL = N->getDebugLoc();
13901 // The SETCCs should both refer to the same CMP.
13902 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13905 SDValue CMP00 = CMP0->getOperand(0);
13906 SDValue CMP01 = CMP0->getOperand(1);
13907 EVT VT = CMP00.getValueType();
13909 if (VT == MVT::f32 || VT == MVT::f64) {
13910 bool ExpectingFlags = false;
13911 // Check for any users that want flags:
13912 for (SDNode::use_iterator UI = N->use_begin(),
13914 !ExpectingFlags && UI != UE; ++UI)
13915 switch (UI->getOpcode()) {
13920 ExpectingFlags = true;
13922 case ISD::CopyToReg:
13923 case ISD::SIGN_EXTEND:
13924 case ISD::ZERO_EXTEND:
13925 case ISD::ANY_EXTEND:
13929 if (!ExpectingFlags) {
13930 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13931 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13933 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13934 X86::CondCode tmp = cc0;
13939 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13940 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13941 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13942 X86ISD::NodeType NTOperator = is64BitFP ?
13943 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13944 // FIXME: need symbolic constants for these magic numbers.
13945 // See X86ATTInstPrinter.cpp:printSSECC().
13946 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13947 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13948 DAG.getConstant(x86cc, MVT::i8));
13949 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13951 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13952 DAG.getConstant(1, MVT::i32));
13953 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13954 return OneBitOfTruth;
13962 /// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13963 /// so it can be folded inside ANDNP.
13964 static bool CanFoldXORWithAllOnes(const SDNode *N) {
13965 EVT VT = N->getValueType(0);
13967 // Match direct AllOnes for 128 and 256-bit vectors
13968 if (ISD::isBuildVectorAllOnes(N))
13971 // Look through a bit convert.
13972 if (N->getOpcode() == ISD::BITCAST)
13973 N = N->getOperand(0).getNode();
13975 // Sometimes the operand may come from a insert_subvector building a 256-bit
13977 if (VT.getSizeInBits() == 256 &&
13978 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13979 SDValue V1 = N->getOperand(0);
13980 SDValue V2 = N->getOperand(1);
13982 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13983 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13984 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13985 ISD::isBuildVectorAllOnes(V2.getNode()))
13992 static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13993 TargetLowering::DAGCombinerInfo &DCI,
13994 const X86Subtarget *Subtarget) {
13995 if (DCI.isBeforeLegalizeOps())
13998 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14002 EVT VT = N->getValueType(0);
14004 // Create ANDN, BLSI, and BLSR instructions
14005 // BLSI is X & (-X)
14006 // BLSR is X & (X-1)
14007 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14008 SDValue N0 = N->getOperand(0);
14009 SDValue N1 = N->getOperand(1);
14010 DebugLoc DL = N->getDebugLoc();
14012 // Check LHS for not
14013 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14014 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14015 // Check RHS for not
14016 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14017 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14019 // Check LHS for neg
14020 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14021 isZero(N0.getOperand(0)))
14022 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14024 // Check RHS for neg
14025 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14026 isZero(N1.getOperand(0)))
14027 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14029 // Check LHS for X-1
14030 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14031 isAllOnes(N0.getOperand(1)))
14032 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14034 // Check RHS for X-1
14035 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14036 isAllOnes(N1.getOperand(1)))
14037 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14042 // Want to form ANDNP nodes:
14043 // 1) In the hopes of then easily combining them with OR and AND nodes
14044 // to form PBLEND/PSIGN.
14045 // 2) To match ANDN packed intrinsics
14046 if (VT != MVT::v2i64 && VT != MVT::v4i64)
14049 SDValue N0 = N->getOperand(0);
14050 SDValue N1 = N->getOperand(1);
14051 DebugLoc DL = N->getDebugLoc();
14053 // Check LHS for vnot
14054 if (N0.getOpcode() == ISD::XOR &&
14055 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14056 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
14057 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
14059 // Check RHS for vnot
14060 if (N1.getOpcode() == ISD::XOR &&
14061 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14062 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
14063 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
14068 static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
14069 TargetLowering::DAGCombinerInfo &DCI,
14070 const X86Subtarget *Subtarget) {
14071 if (DCI.isBeforeLegalizeOps())
14074 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14078 EVT VT = N->getValueType(0);
14080 SDValue N0 = N->getOperand(0);
14081 SDValue N1 = N->getOperand(1);
14083 // look for psign/blend
14084 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
14085 if (!Subtarget->hasSSSE3() ||
14086 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14089 // Canonicalize pandn to RHS
14090 if (N0.getOpcode() == X86ISD::ANDNP)
14092 // or (and (m, y), (pandn m, x))
14093 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14094 SDValue Mask = N1.getOperand(0);
14095 SDValue X = N1.getOperand(1);
14097 if (N0.getOperand(0) == Mask)
14098 Y = N0.getOperand(1);
14099 if (N0.getOperand(1) == Mask)
14100 Y = N0.getOperand(0);
14102 // Check to see if the mask appeared in both the AND and ANDNP and
14106 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
14107 // Look through mask bitcast.
14108 if (Mask.getOpcode() == ISD::BITCAST)
14109 Mask = Mask.getOperand(0);
14110 if (X.getOpcode() == ISD::BITCAST)
14111 X = X.getOperand(0);
14112 if (Y.getOpcode() == ISD::BITCAST)
14113 Y = Y.getOperand(0);
14115 EVT MaskVT = Mask.getValueType();
14117 // Validate that the Mask operand is a vector sra node.
14118 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14119 // there is no psrai.b
14120 if (Mask.getOpcode() != X86ISD::VSRAI)
14123 // Check that the SRA is all signbits.
14124 SDValue SraC = Mask.getOperand(1);
14125 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14126 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14127 if ((SraAmt + 1) != EltBits)
14130 DebugLoc DL = N->getDebugLoc();
14132 // Now we know we at least have a plendvb with the mask val. See if
14133 // we can form a psignb/w/d.
14134 // psign = x.type == y.type == mask.type && y = sub(0, x);
14135 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14136 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
14137 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14138 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14139 "Unsupported VT for PSIGN");
14140 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
14141 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
14143 // PBLENDVB only available on SSE 4.1
14144 if (!Subtarget->hasSSE41())
14147 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14149 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14150 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14151 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
14152 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
14153 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
14157 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14160 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
14161 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14163 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14165 if (!N0.hasOneUse() || !N1.hasOneUse())
14168 SDValue ShAmt0 = N0.getOperand(1);
14169 if (ShAmt0.getValueType() != MVT::i8)
14171 SDValue ShAmt1 = N1.getOperand(1);
14172 if (ShAmt1.getValueType() != MVT::i8)
14174 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14175 ShAmt0 = ShAmt0.getOperand(0);
14176 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14177 ShAmt1 = ShAmt1.getOperand(0);
14179 DebugLoc DL = N->getDebugLoc();
14180 unsigned Opc = X86ISD::SHLD;
14181 SDValue Op0 = N0.getOperand(0);
14182 SDValue Op1 = N1.getOperand(0);
14183 if (ShAmt0.getOpcode() == ISD::SUB) {
14184 Opc = X86ISD::SHRD;
14185 std::swap(Op0, Op1);
14186 std::swap(ShAmt0, ShAmt1);
14189 unsigned Bits = VT.getSizeInBits();
14190 if (ShAmt1.getOpcode() == ISD::SUB) {
14191 SDValue Sum = ShAmt1.getOperand(0);
14192 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
14193 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14194 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14195 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14196 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
14197 return DAG.getNode(Opc, DL, VT,
14199 DAG.getNode(ISD::TRUNCATE, DL,
14202 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14203 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14205 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
14206 return DAG.getNode(Opc, DL, VT,
14207 N0.getOperand(0), N1.getOperand(0),
14208 DAG.getNode(ISD::TRUNCATE, DL,
14215 // PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
14216 static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14217 TargetLowering::DAGCombinerInfo &DCI,
14218 const X86Subtarget *Subtarget) {
14219 if (DCI.isBeforeLegalizeOps())
14222 EVT VT = N->getValueType(0);
14224 if (VT != MVT::i32 && VT != MVT::i64)
14227 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14229 // Create BLSMSK instructions by finding X ^ (X-1)
14230 SDValue N0 = N->getOperand(0);
14231 SDValue N1 = N->getOperand(1);
14232 DebugLoc DL = N->getDebugLoc();
14234 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14235 isAllOnes(N0.getOperand(1)))
14236 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14238 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14239 isAllOnes(N1.getOperand(1)))
14240 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14245 /// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14246 static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14247 const X86Subtarget *Subtarget) {
14248 LoadSDNode *Ld = cast<LoadSDNode>(N);
14249 EVT RegVT = Ld->getValueType(0);
14250 EVT MemVT = Ld->getMemoryVT();
14251 DebugLoc dl = Ld->getDebugLoc();
14252 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14254 ISD::LoadExtType Ext = Ld->getExtensionType();
14256 // If this is a vector EXT Load then attempt to optimize it using a
14257 // shuffle. We need SSE4 for the shuffles.
14258 // TODO: It is possible to support ZExt by zeroing the undef values
14259 // during the shuffle phase or after the shuffle.
14260 if (RegVT.isVector() && RegVT.isInteger() &&
14261 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
14262 assert(MemVT != RegVT && "Cannot extend to the same type");
14263 assert(MemVT.isVector() && "Must load a vector from memory");
14265 unsigned NumElems = RegVT.getVectorNumElements();
14266 unsigned RegSz = RegVT.getSizeInBits();
14267 unsigned MemSz = MemVT.getSizeInBits();
14268 assert(RegSz > MemSz && "Register size must be greater than the mem size");
14269 // All sizes must be a power of two
14270 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14272 // Attempt to load the original value using a single load op.
14273 // Find a scalar type which is equal to the loaded word size.
14274 MVT SclrLoadTy = MVT::i8;
14275 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14276 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14277 MVT Tp = (MVT::SimpleValueType)tp;
14278 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14284 // Proceed if a load word is found.
14285 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14287 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14288 RegSz/SclrLoadTy.getSizeInBits());
14290 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14291 RegSz/MemVT.getScalarType().getSizeInBits());
14292 // Can't shuffle using an illegal type.
14293 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14295 // Perform a single load.
14296 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14298 Ld->getPointerInfo(), Ld->isVolatile(),
14299 Ld->isNonTemporal(), Ld->isInvariant(),
14300 Ld->getAlignment());
14302 // Insert the word loaded into a vector.
14303 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14304 LoadUnitVecVT, ScalarLoad);
14306 // Bitcast the loaded value to a vector of the original element type, in
14307 // the size of the target vector type.
14308 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14310 unsigned SizeRatio = RegSz/MemSz;
14312 // Redistribute the loaded elements into the different locations.
14313 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14314 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14316 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14317 DAG.getUNDEF(SlicedVec.getValueType()),
14318 ShuffleVec.data());
14320 // Bitcast to the requested type.
14321 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14322 // Replace the original load with the new sequence
14323 // and return the new chain.
14324 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14325 return SDValue(ScalarLoad.getNode(), 1);
14331 /// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
14332 static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
14333 const X86Subtarget *Subtarget) {
14334 StoreSDNode *St = cast<StoreSDNode>(N);
14335 EVT VT = St->getValue().getValueType();
14336 EVT StVT = St->getMemoryVT();
14337 DebugLoc dl = St->getDebugLoc();
14338 SDValue StoredVal = St->getOperand(1);
14339 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14341 // If we are saving a concatenation of two XMM registers, perform two stores.
14342 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14343 // 128-bit ones. If in the future the cost becomes only one memory access the
14344 // first version would be better.
14345 if (VT.getSizeInBits() == 256 &&
14346 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14347 StoredVal.getNumOperands() == 2) {
14349 SDValue Value0 = StoredVal.getOperand(0);
14350 SDValue Value1 = StoredVal.getOperand(1);
14352 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14353 SDValue Ptr0 = St->getBasePtr();
14354 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14356 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14357 St->getPointerInfo(), St->isVolatile(),
14358 St->isNonTemporal(), St->getAlignment());
14359 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14360 St->getPointerInfo(), St->isVolatile(),
14361 St->isNonTemporal(), St->getAlignment());
14362 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14365 // Optimize trunc store (of multiple scalars) to shuffle and store.
14366 // First, pack all of the elements in one place. Next, store to memory
14367 // in fewer chunks.
14368 if (St->isTruncatingStore() && VT.isVector()) {
14369 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14370 unsigned NumElems = VT.getVectorNumElements();
14371 assert(StVT != VT && "Cannot truncate to the same type");
14372 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14373 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14375 // From, To sizes and ElemCount must be pow of two
14376 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
14377 // We are going to use the original vector elt for storing.
14378 // Accumulated smaller vector elements must be a multiple of the store size.
14379 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
14381 unsigned SizeRatio = FromSz / ToSz;
14383 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14385 // Create a type on which we perform the shuffle
14386 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14387 StVT.getScalarType(), NumElems*SizeRatio);
14389 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14391 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14392 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14393 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14395 // Can't shuffle using an illegal type
14396 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14398 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14399 DAG.getUNDEF(WideVec.getValueType()),
14400 ShuffleVec.data());
14401 // At this point all of the data is stored at the bottom of the
14402 // register. We now need to save it to mem.
14404 // Find the largest store unit
14405 MVT StoreType = MVT::i8;
14406 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14407 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14408 MVT Tp = (MVT::SimpleValueType)tp;
14409 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14413 // Bitcast the original vector into a vector of store-size units
14414 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14415 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14416 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14417 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14418 SmallVector<SDValue, 8> Chains;
14419 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14420 TLI.getPointerTy());
14421 SDValue Ptr = St->getBasePtr();
14423 // Perform one or more big stores into memory.
14424 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14425 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14426 StoreType, ShuffWide,
14427 DAG.getIntPtrConstant(i));
14428 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14429 St->getPointerInfo(), St->isVolatile(),
14430 St->isNonTemporal(), St->getAlignment());
14431 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14432 Chains.push_back(Ch);
14435 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14440 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14441 // the FP state in cases where an emms may be missing.
14442 // A preferable solution to the general problem is to figure out the right
14443 // places to insert EMMS. This qualifies as a quick hack.
14445 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
14446 if (VT.getSizeInBits() != 64)
14449 const Function *F = DAG.getMachineFunction().getFunction();
14450 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
14451 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
14452 && Subtarget->hasSSE2();
14453 if ((VT.isVector() ||
14454 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
14455 isa<LoadSDNode>(St->getValue()) &&
14456 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14457 St->getChain().hasOneUse() && !St->isVolatile()) {
14458 SDNode* LdVal = St->getValue().getNode();
14459 LoadSDNode *Ld = 0;
14460 int TokenFactorIndex = -1;
14461 SmallVector<SDValue, 8> Ops;
14462 SDNode* ChainVal = St->getChain().getNode();
14463 // Must be a store of a load. We currently handle two cases: the load
14464 // is a direct child, and it's under an intervening TokenFactor. It is
14465 // possible to dig deeper under nested TokenFactors.
14466 if (ChainVal == LdVal)
14467 Ld = cast<LoadSDNode>(St->getChain());
14468 else if (St->getValue().hasOneUse() &&
14469 ChainVal->getOpcode() == ISD::TokenFactor) {
14470 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
14471 if (ChainVal->getOperand(i).getNode() == LdVal) {
14472 TokenFactorIndex = i;
14473 Ld = cast<LoadSDNode>(St->getValue());
14475 Ops.push_back(ChainVal->getOperand(i));
14479 if (!Ld || !ISD::isNormalLoad(Ld))
14482 // If this is not the MMX case, i.e. we are just turning i64 load/store
14483 // into f64 load/store, avoid the transformation if there are multiple
14484 // uses of the loaded value.
14485 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14488 DebugLoc LdDL = Ld->getDebugLoc();
14489 DebugLoc StDL = N->getDebugLoc();
14490 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14491 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14493 if (Subtarget->is64Bit() || F64IsLegal) {
14494 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
14495 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14496 Ld->getPointerInfo(), Ld->isVolatile(),
14497 Ld->isNonTemporal(), Ld->isInvariant(),
14498 Ld->getAlignment());
14499 SDValue NewChain = NewLd.getValue(1);
14500 if (TokenFactorIndex != -1) {
14501 Ops.push_back(NewChain);
14502 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
14505 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
14506 St->getPointerInfo(),
14507 St->isVolatile(), St->isNonTemporal(),
14508 St->getAlignment());
14511 // Otherwise, lower to two pairs of 32-bit loads / stores.
14512 SDValue LoAddr = Ld->getBasePtr();
14513 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14514 DAG.getConstant(4, MVT::i32));
14516 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
14517 Ld->getPointerInfo(),
14518 Ld->isVolatile(), Ld->isNonTemporal(),
14519 Ld->isInvariant(), Ld->getAlignment());
14520 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
14521 Ld->getPointerInfo().getWithOffset(4),
14522 Ld->isVolatile(), Ld->isNonTemporal(),
14524 MinAlign(Ld->getAlignment(), 4));
14526 SDValue NewChain = LoLd.getValue(1);
14527 if (TokenFactorIndex != -1) {
14528 Ops.push_back(LoLd);
14529 Ops.push_back(HiLd);
14530 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
14534 LoAddr = St->getBasePtr();
14535 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14536 DAG.getConstant(4, MVT::i32));
14538 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
14539 St->getPointerInfo(),
14540 St->isVolatile(), St->isNonTemporal(),
14541 St->getAlignment());
14542 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
14543 St->getPointerInfo().getWithOffset(4),
14545 St->isNonTemporal(),
14546 MinAlign(St->getAlignment(), 4));
14547 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
14552 /// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14553 /// and return the operands for the horizontal operation in LHS and RHS. A
14554 /// horizontal operation performs the binary operation on successive elements
14555 /// of its first operand, then on successive elements of its second operand,
14556 /// returning the resulting values in a vector. For example, if
14557 /// A = < float a0, float a1, float a2, float a3 >
14559 /// B = < float b0, float b1, float b2, float b3 >
14560 /// then the result of doing a horizontal operation on A and B is
14561 /// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14562 /// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14563 /// A horizontal-op B, for some already available A and B, and if so then LHS is
14564 /// set to A, RHS to B, and the routine returns 'true'.
14565 /// Note that the binary operation should have the property that if one of the
14566 /// operands is UNDEF then the result is UNDEF.
14567 static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
14568 // Look for the following pattern: if
14569 // A = < float a0, float a1, float a2, float a3 >
14570 // B = < float b0, float b1, float b2, float b3 >
14572 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14573 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14574 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14575 // which is A horizontal-op B.
14577 // At least one of the operands should be a vector shuffle.
14578 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14579 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14582 EVT VT = LHS.getValueType();
14584 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14585 "Unsupported vector type for horizontal add/sub");
14587 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14588 // operate independently on 128-bit lanes.
14589 unsigned NumElts = VT.getVectorNumElements();
14590 unsigned NumLanes = VT.getSizeInBits()/128;
14591 unsigned NumLaneElts = NumElts / NumLanes;
14592 assert((NumLaneElts % 2 == 0) &&
14593 "Vector type should have an even number of elements in each lane");
14594 unsigned HalfLaneElts = NumLaneElts/2;
14596 // View LHS in the form
14597 // LHS = VECTOR_SHUFFLE A, B, LMask
14598 // If LHS is not a shuffle then pretend it is the shuffle
14599 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14600 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14603 SmallVector<int, 16> LMask(NumElts);
14604 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14605 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14606 A = LHS.getOperand(0);
14607 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14608 B = LHS.getOperand(1);
14609 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14610 std::copy(Mask.begin(), Mask.end(), LMask.begin());
14612 if (LHS.getOpcode() != ISD::UNDEF)
14614 for (unsigned i = 0; i != NumElts; ++i)
14618 // Likewise, view RHS in the form
14619 // RHS = VECTOR_SHUFFLE C, D, RMask
14621 SmallVector<int, 16> RMask(NumElts);
14622 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14623 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14624 C = RHS.getOperand(0);
14625 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14626 D = RHS.getOperand(1);
14627 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14628 std::copy(Mask.begin(), Mask.end(), RMask.begin());
14630 if (RHS.getOpcode() != ISD::UNDEF)
14632 for (unsigned i = 0; i != NumElts; ++i)
14636 // Check that the shuffles are both shuffling the same vectors.
14637 if (!(A == C && B == D) && !(A == D && B == C))
14640 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14641 if (!A.getNode() && !B.getNode())
14644 // If A and B occur in reverse order in RHS, then "swap" them (which means
14645 // rewriting the mask).
14647 CommuteVectorShuffleMask(RMask, NumElts);
14649 // At this point LHS and RHS are equivalent to
14650 // LHS = VECTOR_SHUFFLE A, B, LMask
14651 // RHS = VECTOR_SHUFFLE A, B, RMask
14652 // Check that the masks correspond to performing a horizontal operation.
14653 for (unsigned i = 0; i != NumElts; ++i) {
14654 int LIdx = LMask[i], RIdx = RMask[i];
14656 // Ignore any UNDEF components.
14657 if (LIdx < 0 || RIdx < 0 ||
14658 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14659 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
14662 // Check that successive elements are being operated on. If not, this is
14663 // not a horizontal operation.
14664 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14665 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
14666 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
14667 if (!(LIdx == Index && RIdx == Index + 1) &&
14668 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
14672 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14673 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14677 /// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14678 static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14679 const X86Subtarget *Subtarget) {
14680 EVT VT = N->getValueType(0);
14681 SDValue LHS = N->getOperand(0);
14682 SDValue RHS = N->getOperand(1);
14684 // Try to synthesize horizontal adds from adds of shuffles.
14685 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14686 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
14687 isHorizontalBinOp(LHS, RHS, true))
14688 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14692 /// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14693 static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14694 const X86Subtarget *Subtarget) {
14695 EVT VT = N->getValueType(0);
14696 SDValue LHS = N->getOperand(0);
14697 SDValue RHS = N->getOperand(1);
14699 // Try to synthesize horizontal subs from subs of shuffles.
14700 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14701 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
14702 isHorizontalBinOp(LHS, RHS, false))
14703 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14707 /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14708 /// X86ISD::FXOR nodes.
14709 static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
14710 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14711 // F[X]OR(0.0, x) -> x
14712 // F[X]OR(x, 0.0) -> x
14713 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14714 if (C->getValueAPF().isPosZero())
14715 return N->getOperand(1);
14716 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14717 if (C->getValueAPF().isPosZero())
14718 return N->getOperand(0);
14722 /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
14723 static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
14724 // FAND(0.0, x) -> 0.0
14725 // FAND(x, 0.0) -> 0.0
14726 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14727 if (C->getValueAPF().isPosZero())
14728 return N->getOperand(0);
14729 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14730 if (C->getValueAPF().isPosZero())
14731 return N->getOperand(1);
14735 static SDValue PerformBTCombine(SDNode *N,
14737 TargetLowering::DAGCombinerInfo &DCI) {
14738 // BT ignores high bits in the bit index operand.
14739 SDValue Op1 = N->getOperand(1);
14740 if (Op1.hasOneUse()) {
14741 unsigned BitWidth = Op1.getValueSizeInBits();
14742 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14743 APInt KnownZero, KnownOne;
14744 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14745 !DCI.isBeforeLegalizeOps());
14746 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14747 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14748 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14749 DCI.CommitTargetLoweringOpt(TLO);
14754 static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14755 SDValue Op = N->getOperand(0);
14756 if (Op.getOpcode() == ISD::BITCAST)
14757 Op = Op.getOperand(0);
14758 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
14759 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
14760 VT.getVectorElementType().getSizeInBits() ==
14761 OpVT.getVectorElementType().getSizeInBits()) {
14762 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
14767 static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14768 TargetLowering::DAGCombinerInfo &DCI,
14769 const X86Subtarget *Subtarget) {
14770 if (!DCI.isBeforeLegalizeOps())
14773 if (!Subtarget->hasAVX())
14776 // Optimize vectors in AVX mode
14777 // Sign extend v8i16 to v8i32 and
14780 // Divide input vector into two parts
14781 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14782 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14783 // concat the vectors to original VT
14785 EVT VT = N->getValueType(0);
14786 SDValue Op = N->getOperand(0);
14787 EVT OpVT = Op.getValueType();
14788 DebugLoc dl = N->getDebugLoc();
14790 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14791 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
14793 unsigned NumElems = OpVT.getVectorNumElements();
14794 SmallVector<int,8> ShufMask1(NumElems, -1);
14795 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
14797 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
14800 SmallVector<int,8> ShufMask2(NumElems, -1);
14801 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
14803 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
14806 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
14807 VT.getVectorNumElements()/2);
14809 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14810 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14812 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14817 static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14818 const X86Subtarget *Subtarget) {
14819 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14820 // (and (i32 x86isd::setcc_carry), 1)
14821 // This eliminates the zext. This transformation is necessary because
14822 // ISD::SETCC is always legalized to i8.
14823 DebugLoc dl = N->getDebugLoc();
14824 SDValue N0 = N->getOperand(0);
14825 EVT VT = N->getValueType(0);
14826 EVT OpVT = N0.getValueType();
14828 if (N0.getOpcode() == ISD::AND &&
14830 N0.getOperand(0).hasOneUse()) {
14831 SDValue N00 = N0.getOperand(0);
14832 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14834 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14835 if (!C || C->getZExtValue() != 1)
14837 return DAG.getNode(ISD::AND, dl, VT,
14838 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14839 N00.getOperand(0), N00.getOperand(1)),
14840 DAG.getConstant(1, VT));
14842 // Optimize vectors in AVX mode:
14845 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14846 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14847 // Concat upper and lower parts.
14850 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14851 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14852 // Concat upper and lower parts.
14854 if (Subtarget->hasAVX()) {
14856 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14857 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14859 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
14860 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14861 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14863 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14864 VT.getVectorNumElements()/2);
14866 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14867 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14869 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14877 // Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14878 static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14879 unsigned X86CC = N->getConstantOperandVal(0);
14880 SDValue EFLAG = N->getOperand(1);
14881 DebugLoc DL = N->getDebugLoc();
14883 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14884 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14886 if (X86CC == X86::COND_B)
14887 return DAG.getNode(ISD::AND, DL, MVT::i8,
14888 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14889 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14890 DAG.getConstant(1, MVT::i8));
14895 static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14896 const X86TargetLowering *XTLI) {
14897 SDValue Op0 = N->getOperand(0);
14898 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14899 // a 32-bit target where SSE doesn't support i64->FP operations.
14900 if (Op0.getOpcode() == ISD::LOAD) {
14901 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14902 EVT VT = Ld->getValueType(0);
14903 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14904 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14905 !XTLI->getSubtarget()->is64Bit() &&
14906 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
14907 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14908 Ld->getChain(), Op0, DAG);
14909 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14916 // Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14917 static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14918 X86TargetLowering::DAGCombinerInfo &DCI) {
14919 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14920 // the result is either zero or one (depending on the input carry bit).
14921 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14922 if (X86::isZeroNode(N->getOperand(0)) &&
14923 X86::isZeroNode(N->getOperand(1)) &&
14924 // We don't have a good way to replace an EFLAGS use, so only do this when
14926 SDValue(N, 1).use_empty()) {
14927 DebugLoc DL = N->getDebugLoc();
14928 EVT VT = N->getValueType(0);
14929 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14930 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14931 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14932 DAG.getConstant(X86::COND_B,MVT::i8),
14934 DAG.getConstant(1, VT));
14935 return DCI.CombineTo(N, Res1, CarryOut);
14941 // fold (add Y, (sete X, 0)) -> adc 0, Y
14942 // (add Y, (setne X, 0)) -> sbb -1, Y
14943 // (sub (sete X, 0), Y) -> sbb 0, Y
14944 // (sub (setne X, 0), Y) -> adc -1, Y
14945 static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
14946 DebugLoc DL = N->getDebugLoc();
14948 // Look through ZExts.
14949 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14950 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14953 SDValue SetCC = Ext.getOperand(0);
14954 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14957 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14958 if (CC != X86::COND_E && CC != X86::COND_NE)
14961 SDValue Cmp = SetCC.getOperand(1);
14962 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
14963 !X86::isZeroNode(Cmp.getOperand(1)) ||
14964 !Cmp.getOperand(0).getValueType().isInteger())
14967 SDValue CmpOp0 = Cmp.getOperand(0);
14968 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14969 DAG.getConstant(1, CmpOp0.getValueType()));
14971 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14972 if (CC == X86::COND_NE)
14973 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14974 DL, OtherVal.getValueType(), OtherVal,
14975 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14976 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14977 DL, OtherVal.getValueType(), OtherVal,
14978 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14981 /// PerformADDCombine - Do target-specific dag combines on integer adds.
14982 static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14983 const X86Subtarget *Subtarget) {
14984 EVT VT = N->getValueType(0);
14985 SDValue Op0 = N->getOperand(0);
14986 SDValue Op1 = N->getOperand(1);
14988 // Try to synthesize horizontal adds from adds of shuffles.
14989 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14990 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14991 isHorizontalBinOp(Op0, Op1, true))
14992 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14994 return OptimizeConditionalInDecrement(N, DAG);
14997 static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14998 const X86Subtarget *Subtarget) {
14999 SDValue Op0 = N->getOperand(0);
15000 SDValue Op1 = N->getOperand(1);
15002 // X86 can't encode an immediate LHS of a sub. See if we can push the
15003 // negation into a preceding instruction.
15004 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
15005 // If the RHS of the sub is a XOR with one use and a constant, invert the
15006 // immediate. Then add one to the LHS of the sub so we can turn
15007 // X-Y -> X+~Y+1, saving one register.
15008 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15009 isa<ConstantSDNode>(Op1.getOperand(1))) {
15010 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
15011 EVT VT = Op0.getValueType();
15012 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15014 DAG.getConstant(~XorC, VT));
15015 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
15016 DAG.getConstant(C->getAPIntValue()+1, VT));
15020 // Try to synthesize horizontal adds from adds of shuffles.
15021 EVT VT = N->getValueType(0);
15022 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
15023 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15024 isHorizontalBinOp(Op0, Op1, true))
15025 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15027 return OptimizeConditionalInDecrement(N, DAG);
15030 SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
15031 DAGCombinerInfo &DCI) const {
15032 SelectionDAG &DAG = DCI.DAG;
15033 switch (N->getOpcode()) {
15035 case ISD::EXTRACT_VECTOR_ELT:
15036 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
15038 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
15039 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
15040 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15041 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
15042 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
15043 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
15046 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
15047 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
15048 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
15049 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
15050 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
15051 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
15052 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
15053 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15054 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
15056 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15057 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
15058 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
15059 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
15060 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
15061 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
15062 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
15063 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
15064 case X86ISD::SHUFP: // Handle all target specific shuffles
15065 case X86ISD::PALIGN:
15066 case X86ISD::UNPCKH:
15067 case X86ISD::UNPCKL:
15068 case X86ISD::MOVHLPS:
15069 case X86ISD::MOVLHPS:
15070 case X86ISD::PSHUFD:
15071 case X86ISD::PSHUFHW:
15072 case X86ISD::PSHUFLW:
15073 case X86ISD::MOVSS:
15074 case X86ISD::MOVSD:
15075 case X86ISD::VPERMILP:
15076 case X86ISD::VPERM2X128:
15077 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
15083 /// isTypeDesirableForOp - Return true if the target has native support for
15084 /// the specified value type and it is 'desirable' to use the type for the
15085 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15086 /// instruction encodings are longer and some i16 instructions are slow.
15087 bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15088 if (!isTypeLegal(VT))
15090 if (VT != MVT::i16)
15097 case ISD::SIGN_EXTEND:
15098 case ISD::ZERO_EXTEND:
15099 case ISD::ANY_EXTEND:
15112 /// IsDesirableToPromoteOp - This method query the target whether it is
15113 /// beneficial for dag combiner to promote the specified node. If true, it
15114 /// should return the desired promotion type by reference.
15115 bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
15116 EVT VT = Op.getValueType();
15117 if (VT != MVT::i16)
15120 bool Promote = false;
15121 bool Commute = false;
15122 switch (Op.getOpcode()) {
15125 LoadSDNode *LD = cast<LoadSDNode>(Op);
15126 // If the non-extending load has a single use and it's not live out, then it
15127 // might be folded.
15128 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15129 Op.hasOneUse()*/) {
15130 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15131 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15132 // The only case where we'd want to promote LOAD (rather then it being
15133 // promoted as an operand is when it's only use is liveout.
15134 if (UI->getOpcode() != ISD::CopyToReg)
15141 case ISD::SIGN_EXTEND:
15142 case ISD::ZERO_EXTEND:
15143 case ISD::ANY_EXTEND:
15148 SDValue N0 = Op.getOperand(0);
15149 // Look out for (store (shl (load), x)).
15150 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
15163 SDValue N0 = Op.getOperand(0);
15164 SDValue N1 = Op.getOperand(1);
15165 if (!Commute && MayFoldLoad(N1))
15167 // Avoid disabling potential load folding opportunities.
15168 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
15170 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
15180 //===----------------------------------------------------------------------===//
15181 // X86 Inline Assembly Support
15182 //===----------------------------------------------------------------------===//
15185 // Helper to match a string separated by whitespace.
15186 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
15187 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
15189 for (unsigned i = 0, e = args.size(); i != e; ++i) {
15190 StringRef piece(*args[i]);
15191 if (!s.startswith(piece)) // Check if the piece matches.
15194 s = s.substr(piece.size());
15195 StringRef::size_type pos = s.find_first_not_of(" \t");
15196 if (pos == 0) // We matched a prefix.
15204 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
15207 bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15208 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
15210 std::string AsmStr = IA->getAsmString();
15212 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15213 if (!Ty || Ty->getBitWidth() % 16 != 0)
15216 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
15217 SmallVector<StringRef, 4> AsmPieces;
15218 SplitString(AsmStr, AsmPieces, ";\n");
15220 switch (AsmPieces.size()) {
15221 default: return false;
15223 // FIXME: this should verify that we are targeting a 486 or better. If not,
15224 // we will turn this bswap into something that will be lowered to logical
15225 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15226 // lower so don't worry about this.
15228 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15229 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15230 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15231 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15232 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15233 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
15234 // No need to check constraints, nothing other than the equivalent of
15235 // "=r,0" would be valid here.
15236 return IntrinsicLowering::LowerToByteSwap(CI);
15239 // rorw $$8, ${0:w} --> llvm.bswap.i16
15240 if (CI->getType()->isIntegerTy(16) &&
15241 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
15242 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15243 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
15245 const std::string &ConstraintsStr = IA->getConstraintString();
15246 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15247 std::sort(AsmPieces.begin(), AsmPieces.end());
15248 if (AsmPieces.size() == 4 &&
15249 AsmPieces[0] == "~{cc}" &&
15250 AsmPieces[1] == "~{dirflag}" &&
15251 AsmPieces[2] == "~{flags}" &&
15252 AsmPieces[3] == "~{fpsr}")
15253 return IntrinsicLowering::LowerToByteSwap(CI);
15257 if (CI->getType()->isIntegerTy(32) &&
15258 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
15259 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15260 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15261 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
15263 const std::string &ConstraintsStr = IA->getConstraintString();
15264 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15265 std::sort(AsmPieces.begin(), AsmPieces.end());
15266 if (AsmPieces.size() == 4 &&
15267 AsmPieces[0] == "~{cc}" &&
15268 AsmPieces[1] == "~{dirflag}" &&
15269 AsmPieces[2] == "~{flags}" &&
15270 AsmPieces[3] == "~{fpsr}")
15271 return IntrinsicLowering::LowerToByteSwap(CI);
15274 if (CI->getType()->isIntegerTy(64)) {
15275 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15276 if (Constraints.size() >= 2 &&
15277 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15278 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15279 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
15280 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15281 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15282 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
15283 return IntrinsicLowering::LowerToByteSwap(CI);
15293 /// getConstraintType - Given a constraint letter, return the type of
15294 /// constraint it is for this target.
15295 X86TargetLowering::ConstraintType
15296 X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15297 if (Constraint.size() == 1) {
15298 switch (Constraint[0]) {
15309 return C_RegisterClass;
15333 return TargetLowering::getConstraintType(Constraint);
15336 /// Examine constraint type and operand type and determine a weight value.
15337 /// This object must already have been set up with the operand type
15338 /// and the current alternative constraint selected.
15339 TargetLowering::ConstraintWeight
15340 X86TargetLowering::getSingleConstraintMatchWeight(
15341 AsmOperandInfo &info, const char *constraint) const {
15342 ConstraintWeight weight = CW_Invalid;
15343 Value *CallOperandVal = info.CallOperandVal;
15344 // If we don't have a value, we can't do a match,
15345 // but allow it at the lowest weight.
15346 if (CallOperandVal == NULL)
15348 Type *type = CallOperandVal->getType();
15349 // Look at the constraint type.
15350 switch (*constraint) {
15352 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15363 if (CallOperandVal->getType()->isIntegerTy())
15364 weight = CW_SpecificReg;
15369 if (type->isFloatingPointTy())
15370 weight = CW_SpecificReg;
15373 if (type->isX86_MMXTy() && Subtarget->hasMMX())
15374 weight = CW_SpecificReg;
15378 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
15379 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
15380 weight = CW_Register;
15383 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15384 if (C->getZExtValue() <= 31)
15385 weight = CW_Constant;
15389 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15390 if (C->getZExtValue() <= 63)
15391 weight = CW_Constant;
15395 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15396 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15397 weight = CW_Constant;
15401 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15402 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15403 weight = CW_Constant;
15407 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15408 if (C->getZExtValue() <= 3)
15409 weight = CW_Constant;
15413 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15414 if (C->getZExtValue() <= 0xff)
15415 weight = CW_Constant;
15420 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15421 weight = CW_Constant;
15425 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15426 if ((C->getSExtValue() >= -0x80000000LL) &&
15427 (C->getSExtValue() <= 0x7fffffffLL))
15428 weight = CW_Constant;
15432 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15433 if (C->getZExtValue() <= 0xffffffff)
15434 weight = CW_Constant;
15441 /// LowerXConstraint - try to replace an X constraint, which matches anything,
15442 /// with another that has more specific requirements based on the type of the
15443 /// corresponding operand.
15444 const char *X86TargetLowering::
15445 LowerXConstraint(EVT ConstraintVT) const {
15446 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15447 // 'f' like normal targets.
15448 if (ConstraintVT.isFloatingPoint()) {
15449 if (Subtarget->hasSSE2())
15451 if (Subtarget->hasSSE1())
15455 return TargetLowering::LowerXConstraint(ConstraintVT);
15458 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15459 /// vector. If it is invalid, don't add anything to Ops.
15460 void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
15461 std::string &Constraint,
15462 std::vector<SDValue>&Ops,
15463 SelectionDAG &DAG) const {
15464 SDValue Result(0, 0);
15466 // Only support length 1 constraints for now.
15467 if (Constraint.length() > 1) return;
15469 char ConstraintLetter = Constraint[0];
15470 switch (ConstraintLetter) {
15473 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
15474 if (C->getZExtValue() <= 31) {
15475 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15481 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
15482 if (C->getZExtValue() <= 63) {
15483 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15489 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
15490 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
15491 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15497 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
15498 if (C->getZExtValue() <= 255) {
15499 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15505 // 32-bit signed value
15506 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
15507 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15508 C->getSExtValue())) {
15509 // Widen to 64 bits here to get it sign extended.
15510 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
15513 // FIXME gcc accepts some relocatable values here too, but only in certain
15514 // memory models; it's complicated.
15519 // 32-bit unsigned value
15520 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
15521 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15522 C->getZExtValue())) {
15523 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15527 // FIXME gcc accepts some relocatable values here too, but only in certain
15528 // memory models; it's complicated.
15532 // Literal immediates are always ok.
15533 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
15534 // Widen to 64 bits here to get it sign extended.
15535 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
15539 // In any sort of PIC mode addresses need to be computed at runtime by
15540 // adding in a register or some sort of table lookup. These can't
15541 // be used as immediates.
15542 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
15545 // If we are in non-pic codegen mode, we allow the address of a global (with
15546 // an optional displacement) to be used with 'i'.
15547 GlobalAddressSDNode *GA = 0;
15548 int64_t Offset = 0;
15550 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15552 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15553 Offset += GA->getOffset();
15555 } else if (Op.getOpcode() == ISD::ADD) {
15556 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15557 Offset += C->getZExtValue();
15558 Op = Op.getOperand(0);
15561 } else if (Op.getOpcode() == ISD::SUB) {
15562 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15563 Offset += -C->getZExtValue();
15564 Op = Op.getOperand(0);
15569 // Otherwise, this isn't something we can handle, reject it.
15573 const GlobalValue *GV = GA->getGlobal();
15574 // If we require an extra load to get this address, as in PIC mode, we
15575 // can't accept it.
15576 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15577 getTargetMachine())))
15580 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15581 GA->getValueType(0), Offset);
15586 if (Result.getNode()) {
15587 Ops.push_back(Result);
15590 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
15593 std::pair<unsigned, const TargetRegisterClass*>
15594 X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
15596 // First, see if this is a constraint that directly corresponds to an LLVM
15598 if (Constraint.size() == 1) {
15599 // GCC Constraint Letters
15600 switch (Constraint[0]) {
15602 // TODO: Slight differences here in allocation order and leaving
15603 // RIP in the class. Do they matter any more here than they do
15604 // in the normal allocation?
15605 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15606 if (Subtarget->is64Bit()) {
15607 if (VT == MVT::i32 || VT == MVT::f32)
15608 return std::make_pair(0U, X86::GR32RegisterClass);
15609 else if (VT == MVT::i16)
15610 return std::make_pair(0U, X86::GR16RegisterClass);
15611 else if (VT == MVT::i8 || VT == MVT::i1)
15612 return std::make_pair(0U, X86::GR8RegisterClass);
15613 else if (VT == MVT::i64 || VT == MVT::f64)
15614 return std::make_pair(0U, X86::GR64RegisterClass);
15617 // 32-bit fallthrough
15618 case 'Q': // Q_REGS
15619 if (VT == MVT::i32 || VT == MVT::f32)
15620 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15621 else if (VT == MVT::i16)
15622 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
15623 else if (VT == MVT::i8 || VT == MVT::i1)
15624 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15625 else if (VT == MVT::i64)
15626 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15628 case 'r': // GENERAL_REGS
15629 case 'l': // INDEX_REGS
15630 if (VT == MVT::i8 || VT == MVT::i1)
15631 return std::make_pair(0U, X86::GR8RegisterClass);
15632 if (VT == MVT::i16)
15633 return std::make_pair(0U, X86::GR16RegisterClass);
15634 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
15635 return std::make_pair(0U, X86::GR32RegisterClass);
15636 return std::make_pair(0U, X86::GR64RegisterClass);
15637 case 'R': // LEGACY_REGS
15638 if (VT == MVT::i8 || VT == MVT::i1)
15639 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15640 if (VT == MVT::i16)
15641 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15642 if (VT == MVT::i32 || !Subtarget->is64Bit())
15643 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15644 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
15645 case 'f': // FP Stack registers.
15646 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15647 // value to the correct fpstack register class.
15648 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
15649 return std::make_pair(0U, X86::RFP32RegisterClass);
15650 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
15651 return std::make_pair(0U, X86::RFP64RegisterClass);
15652 return std::make_pair(0U, X86::RFP80RegisterClass);
15653 case 'y': // MMX_REGS if MMX allowed.
15654 if (!Subtarget->hasMMX()) break;
15655 return std::make_pair(0U, X86::VR64RegisterClass);
15656 case 'Y': // SSE_REGS if SSE2 allowed
15657 if (!Subtarget->hasSSE2()) break;
15659 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
15660 if (!Subtarget->hasSSE1()) break;
15662 switch (VT.getSimpleVT().SimpleTy) {
15664 // Scalar SSE types.
15667 return std::make_pair(0U, X86::FR32RegisterClass);
15670 return std::make_pair(0U, X86::FR64RegisterClass);
15678 return std::make_pair(0U, X86::VR128RegisterClass);
15686 return std::make_pair(0U, X86::VR256RegisterClass);
15693 // Use the default implementation in TargetLowering to convert the register
15694 // constraint into a member of a register class.
15695 std::pair<unsigned, const TargetRegisterClass*> Res;
15696 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
15698 // Not found as a standard register?
15699 if (Res.second == 0) {
15700 // Map st(0) -> st(7) -> ST0
15701 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15702 tolower(Constraint[1]) == 's' &&
15703 tolower(Constraint[2]) == 't' &&
15704 Constraint[3] == '(' &&
15705 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15706 Constraint[5] == ')' &&
15707 Constraint[6] == '}') {
15709 Res.first = X86::ST0+Constraint[4]-'0';
15710 Res.second = X86::RFP80RegisterClass;
15714 // GCC allows "st(0)" to be called just plain "st".
15715 if (StringRef("{st}").equals_lower(Constraint)) {
15716 Res.first = X86::ST0;
15717 Res.second = X86::RFP80RegisterClass;
15722 if (StringRef("{flags}").equals_lower(Constraint)) {
15723 Res.first = X86::EFLAGS;
15724 Res.second = X86::CCRRegisterClass;
15728 // 'A' means EAX + EDX.
15729 if (Constraint == "A") {
15730 Res.first = X86::EAX;
15731 Res.second = X86::GR32_ADRegisterClass;
15737 // Otherwise, check to see if this is a register class of the wrong value
15738 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15739 // turn into {ax},{dx}.
15740 if (Res.second->hasType(VT))
15741 return Res; // Correct type already, nothing to do.
15743 // All of the single-register GCC register classes map their values onto
15744 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15745 // really want an 8-bit or 32-bit register, map to the appropriate register
15746 // class and return the appropriate register.
15747 if (Res.second == X86::GR16RegisterClass) {
15748 if (VT == MVT::i8) {
15749 unsigned DestReg = 0;
15750 switch (Res.first) {
15752 case X86::AX: DestReg = X86::AL; break;
15753 case X86::DX: DestReg = X86::DL; break;
15754 case X86::CX: DestReg = X86::CL; break;
15755 case X86::BX: DestReg = X86::BL; break;
15758 Res.first = DestReg;
15759 Res.second = X86::GR8RegisterClass;
15761 } else if (VT == MVT::i32) {
15762 unsigned DestReg = 0;
15763 switch (Res.first) {
15765 case X86::AX: DestReg = X86::EAX; break;
15766 case X86::DX: DestReg = X86::EDX; break;
15767 case X86::CX: DestReg = X86::ECX; break;
15768 case X86::BX: DestReg = X86::EBX; break;
15769 case X86::SI: DestReg = X86::ESI; break;
15770 case X86::DI: DestReg = X86::EDI; break;
15771 case X86::BP: DestReg = X86::EBP; break;
15772 case X86::SP: DestReg = X86::ESP; break;
15775 Res.first = DestReg;
15776 Res.second = X86::GR32RegisterClass;
15778 } else if (VT == MVT::i64) {
15779 unsigned DestReg = 0;
15780 switch (Res.first) {
15782 case X86::AX: DestReg = X86::RAX; break;
15783 case X86::DX: DestReg = X86::RDX; break;
15784 case X86::CX: DestReg = X86::RCX; break;
15785 case X86::BX: DestReg = X86::RBX; break;
15786 case X86::SI: DestReg = X86::RSI; break;
15787 case X86::DI: DestReg = X86::RDI; break;
15788 case X86::BP: DestReg = X86::RBP; break;
15789 case X86::SP: DestReg = X86::RSP; break;
15792 Res.first = DestReg;
15793 Res.second = X86::GR64RegisterClass;
15796 } else if (Res.second == X86::FR32RegisterClass ||
15797 Res.second == X86::FR64RegisterClass ||
15798 Res.second == X86::VR128RegisterClass) {
15799 // Handle references to XMM physical registers that got mapped into the
15800 // wrong class. This can happen with constraints like {xmm0} where the
15801 // target independent register mapper will just pick the first match it can
15802 // find, ignoring the required type.
15803 if (VT == MVT::f32)
15804 Res.second = X86::FR32RegisterClass;
15805 else if (VT == MVT::f64)
15806 Res.second = X86::FR64RegisterClass;
15807 else if (X86::VR128RegisterClass->hasType(VT))
15808 Res.second = X86::VR128RegisterClass;