1 //===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines the interfaces that X86 uses to lower LLVM code into a
13 //===----------------------------------------------------------------------===//
15 #ifndef X86ISELLOWERING_H
16 #define X86ISELLOWERING_H
18 #include "X86Subtarget.h"
19 #include "X86RegisterInfo.h"
20 #include "X86MachineFunctionInfo.h"
21 #include "llvm/Target/TargetLowering.h"
22 #include "llvm/Target/TargetOptions.h"
23 #include "llvm/CodeGen/FastISel.h"
24 #include "llvm/CodeGen/SelectionDAG.h"
25 #include "llvm/CodeGen/CallingConvLower.h"
29 // X86 Specific DAG Nodes
31 // Start the numbering where the builtin ops leave off.
32 FIRST_NUMBER = ISD::BUILTIN_OP_END,
34 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
39 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
44 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
48 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
52 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
56 /// FSRL - Bitwise logical right shift of floating point values. These
57 /// corresponds to X86::PSRLDQ.
60 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
61 /// integer source in memory and FP reg result. This corresponds to the
62 /// X86::FILD*m instructions. It has three inputs (token chain, address,
63 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
64 /// also produces a flag).
68 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
69 /// integer destination in memory and a FP reg source. This corresponds
70 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
71 /// has two inputs (token chain and address) and two outputs (int value
77 /// FLD - This instruction implements an extending load to FP stack slots.
78 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
79 /// operand, ptr to load from, and a ValueType node indicating the type
83 /// FST - This instruction implements a truncating store to FP stack
84 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
85 /// chain operand, value to store, address, and a ValueType to store it
89 /// CALL - These operations represent an abstract X86 call
90 /// instruction, which includes a bunch of information. In particular the
91 /// operands of these node are:
93 /// #0 - The incoming token chain
95 /// #2 - The number of arg bytes the caller pushes on the stack.
96 /// #3 - The number of arg bytes the callee pops off the stack.
97 /// #4 - The value to pass in AL/AX/EAX (optional)
98 /// #5 - The value to pass in DL/DX/EDX (optional)
100 /// The result values of these nodes are:
102 /// #0 - The outgoing token chain
103 /// #1 - The first register result value (optional)
104 /// #2 - The second register result value (optional)
108 /// RDTSC_DAG - This operation implements the lowering for
112 /// X86 compare and logical compare instructions.
115 /// X86 bit-test instructions.
118 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
119 /// operand produced by a CMP instruction.
122 // Same as SETCC except it's materialized with a sbb and the value is all
123 // one's or all zero's.
126 /// X86 conditional moves. Operand 0 and operand 1 are the two values
127 /// to select from. Operand 2 is the condition code, and operand 3 is the
128 /// flag operand produced by a CMP or TEST instruction. It also writes a
132 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
133 /// is the block to branch if condition is true, operand 2 is the
134 /// condition code, and operand 3 is the flag operand produced by a CMP
135 /// or TEST instruction.
138 /// Return with a flag operand. Operand 0 is the chain operand, operand
139 /// 1 is the number of bytes of stack to pop.
142 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
145 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
148 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
149 /// at function entry, used for PIC code.
152 /// Wrapper - A wrapper node for TargetConstantPool,
153 /// TargetExternalSymbol, and TargetGlobalAddress.
156 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
157 /// relative displacements.
160 /// MOVQ2DQ - Copies a 64-bit value from a vector to another vector.
161 /// Can be used to move a vector value from a MMX register to a XMM
165 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
166 /// i32, corresponds to X86::PEXTRB.
169 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
170 /// i32, corresponds to X86::PEXTRW.
173 /// INSERTPS - Insert any element of a 4 x float vector into any element
174 /// of a destination 4 x floatvector.
177 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
178 /// corresponds to X86::PINSRB.
181 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
182 /// corresponds to X86::PINSRW.
185 /// PSHUFB - Shuffle 16 8-bit values within a vector.
188 /// FMAX, FMIN - Floating point max and min.
192 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
193 /// approximation. Note that these typically require refinement
194 /// in order to obtain suitable precision.
197 // TLSADDR - Thread Local Storage.
200 // TLSCALL - Thread Local Storage. When calling to an OS provided
201 // thunk at the address from an earlier relocation.
204 // SegmentBaseAddress - The address segment:0
207 // EH_RETURN - Exception Handling helpers.
210 /// TC_RETURN - Tail call return.
212 /// operand #1 callee (register or absolute)
213 /// operand #2 stack adjustment
214 /// operand #3 optional in flag
217 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
221 // FNSTCW16m - Store FP control world into i16 memory.
224 // VZEXT_MOVL - Vector move low and zero extend.
227 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
230 // VSHL, VSRL - Vector logical left / right shift.
233 // CMPPD, CMPPS - Vector double/float comparison.
234 // CMPPD, CMPPS - Vector double/float comparison.
237 // PCMP* - Vector integer comparisons.
238 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
239 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
241 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
242 ADD, SUB, SMUL, UMUL,
243 INC, DEC, OR, XOR, AND,
245 // MUL_IMM - X86 specific multiply by immediate.
248 // PTEST - Vector bitwise comparisons
251 // TESTP - Vector packed fp sign bitwise comparisons
254 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
255 // according to %al. An operator is needed so that this can be expanded
256 // with control flow.
257 VASTART_SAVE_XMM_REGS,
259 // MINGW_ALLOCA - MingW's __alloca call to do stack probing.
262 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
263 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
264 // Atomic 64-bit binary operations.
265 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
279 // WARNING: Do not add anything in the end unless you want the node to
280 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
281 // thought as target memory ops!
285 /// Define some predicates that are used for node matching.
287 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
288 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
289 bool isPSHUFDMask(ShuffleVectorSDNode *N);
291 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
292 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
293 bool isPSHUFHWMask(ShuffleVectorSDNode *N);
295 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
296 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
297 bool isPSHUFLWMask(ShuffleVectorSDNode *N);
299 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
300 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
301 bool isSHUFPMask(ShuffleVectorSDNode *N);
303 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
304 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
305 bool isMOVHLPSMask(ShuffleVectorSDNode *N);
307 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
308 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
310 bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
312 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
313 /// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
314 bool isMOVLPMask(ShuffleVectorSDNode *N);
316 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
317 /// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
318 /// as well as MOVLHPS.
319 bool isMOVLHPSMask(ShuffleVectorSDNode *N);
321 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
322 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
323 bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
325 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
326 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
327 bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
329 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
330 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
332 bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
334 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
335 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
337 bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
339 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
340 /// specifies a shuffle of elements that is suitable for input to MOVSS,
341 /// MOVSD, and MOVD, i.e. setting the lowest element.
342 bool isMOVLMask(ShuffleVectorSDNode *N);
344 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
345 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
346 bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
348 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
349 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
350 bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
352 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
353 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
354 bool isMOVDDUPMask(ShuffleVectorSDNode *N);
356 /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand
357 /// specifies a shuffle of elements that is suitable for input to PALIGNR.
358 bool isPALIGNRMask(ShuffleVectorSDNode *N);
360 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
361 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
363 unsigned getShuffleSHUFImmediate(SDNode *N);
365 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
366 /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction.
367 unsigned getShufflePSHUFHWImmediate(SDNode *N);
369 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
370 /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction.
371 unsigned getShufflePSHUFLWImmediate(SDNode *N);
373 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
374 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
375 unsigned getShufflePALIGNRImmediate(SDNode *N);
377 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
379 bool isZeroNode(SDValue Elt);
381 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
382 /// fit into displacement field of the instruction.
383 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
384 bool hasSymbolicDisplacement = true);
387 //===--------------------------------------------------------------------===//
388 // X86TargetLowering - X86 Implementation of the TargetLowering interface
389 class X86TargetLowering : public TargetLowering {
391 explicit X86TargetLowering(X86TargetMachine &TM);
393 /// getPICBaseSymbol - Return the X86-32 PIC base.
394 MCSymbol *getPICBaseSymbol(const MachineFunction *MF, MCContext &Ctx) const;
396 virtual unsigned getJumpTableEncoding() const;
398 virtual const MCExpr *
399 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
400 const MachineBasicBlock *MBB, unsigned uid,
401 MCContext &Ctx) const;
403 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
405 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
406 SelectionDAG &DAG) const;
407 virtual const MCExpr *
408 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
409 unsigned JTI, MCContext &Ctx) const;
411 /// getStackPtrReg - Return the stack pointer register we are using: either
413 unsigned getStackPtrReg() const { return X86StackPtr; }
415 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
416 /// function arguments in the caller parameter area. For X86, aggregates
417 /// that contains are placed at 16-byte boundaries while the rest are at
418 /// 4-byte boundaries.
419 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
421 /// getOptimalMemOpType - Returns the target specific optimal type for load
422 /// and store operations as a result of memset, memcpy, and memmove
423 /// lowering. If DstAlign is zero that means it's safe to destination
424 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
425 /// means there isn't a need to check it against alignment requirement,
426 /// probably because the source does not need to be loaded. If
427 /// 'NonScalarIntSafe' is true, that means it's safe to return a
428 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
429 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
430 /// constant so it does not need to be loaded.
431 /// It returns EVT::Other if the type should be determined using generic
432 /// target-independent logic.
434 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
435 bool NonScalarIntSafe, bool MemcpyStrSrc,
436 MachineFunction &MF) const;
438 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
439 /// unaligned memory accesses. of the specified type.
440 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
444 /// LowerOperation - Provide custom lowering hooks for some operations.
446 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
448 /// ReplaceNodeResults - Replace the results of node with an illegal result
449 /// type with new values built out of custom code.
451 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
452 SelectionDAG &DAG) const;
455 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
457 /// isTypeDesirableForOp - Return true if the target has native support for
458 /// the specified value type and it is 'desirable' to use the type for the
459 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
460 /// instruction encodings are longer and some i16 instructions are slow.
461 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
463 /// isTypeDesirable - Return true if the target has native support for the
464 /// specified value type and it is 'desirable' to use the type. e.g. On x86
465 /// i16 is legal, but undesirable since i16 instruction encodings are longer
466 /// and some i16 instructions are slow.
467 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
469 virtual MachineBasicBlock *
470 EmitInstrWithCustomInserter(MachineInstr *MI,
471 MachineBasicBlock *MBB) const;
474 /// getTargetNodeName - This method returns the name of a target specific
476 virtual const char *getTargetNodeName(unsigned Opcode) const;
478 /// getSetCCResultType - Return the ISD::SETCC ValueType
479 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
481 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
482 /// in Mask are known to be either zero or one and return them in the
483 /// KnownZero/KnownOne bitsets.
484 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
488 const SelectionDAG &DAG,
489 unsigned Depth = 0) const;
492 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
494 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
496 virtual bool ExpandInlineAsm(CallInst *CI) const;
498 ConstraintType getConstraintType(const std::string &Constraint) const;
500 std::vector<unsigned>
501 getRegClassForInlineAsmConstraint(const std::string &Constraint,
504 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
506 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
507 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
508 /// true it means one of the asm constraint of the inline asm instruction
509 /// being processed is 'm'.
510 virtual void LowerAsmOperandForConstraint(SDValue Op,
511 char ConstraintLetter,
512 std::vector<SDValue> &Ops,
513 SelectionDAG &DAG) const;
515 /// getRegForInlineAsmConstraint - Given a physical register constraint
516 /// (e.g. {edx}), return the register number and the register class for the
517 /// register. This should only be used for C_Register constraints. On
518 /// error, this returns a register number of 0.
519 std::pair<unsigned, const TargetRegisterClass*>
520 getRegForInlineAsmConstraint(const std::string &Constraint,
523 /// isLegalAddressingMode - Return true if the addressing mode represented
524 /// by AM is legal for this target, for a load/store of the specified type.
525 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
527 /// isTruncateFree - Return true if it's free to truncate a value of
528 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
529 /// register EAX to i16 by referencing its sub-register AX.
530 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
531 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
533 /// isZExtFree - Return true if any actual instruction that defines a
534 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
535 /// register. This does not necessarily include registers defined in
536 /// unknown ways, such as incoming arguments, or copies from unknown
537 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
538 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
539 /// all instructions that define 32-bit values implicit zero-extend the
540 /// result out to 64 bits.
541 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
542 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
544 /// isNarrowingProfitable - Return true if it's profitable to narrow
545 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
546 /// from i32 to i8 but not from i32 to i16.
547 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
549 /// isFPImmLegal - Returns true if the target can instruction select the
550 /// specified FP immediate natively. If false, the legalizer will
551 /// materialize the FP immediate as a load from a constant pool.
552 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
554 /// isShuffleMaskLegal - Targets can use this to indicate that they only
555 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
556 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
557 /// values are assumed to be legal.
558 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
561 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
562 /// used by Targets can use this to indicate if there is a suitable
563 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
565 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
568 /// ShouldShrinkFPConstant - If true, then instruction selection should
569 /// seek to shrink the FP constant of the specified type to a smaller type
570 /// in order to save space and / or reduce runtime.
571 virtual bool ShouldShrinkFPConstant(EVT VT) const {
572 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
573 // expensive than a straight movsd. On the other hand, it's important to
574 // shrink long double fp constant since fldt is very slow.
575 return !X86ScalarSSEf64 || VT == MVT::f80;
578 const X86Subtarget* getSubtarget() const {
582 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
583 /// computed in an SSE register, not on the X87 floating point stack.
584 bool isScalarFPTypeInSSEReg(EVT VT) const {
585 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
586 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
589 /// createFastISel - This method returns a target specific FastISel object,
590 /// or null if the target does not support "fast" ISel.
591 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const;
593 /// getFunctionAlignment - Return the Log2 alignment of this function.
594 virtual unsigned getFunctionAlignment(const Function *F) const;
596 unsigned getRegPressureLimit(const TargetRegisterClass *RC,
597 MachineFunction &MF) const;
599 /// getStackCookieLocation - Return true if the target stores stack
600 /// protector cookies at a fixed offset in some non-standard address
601 /// space, and populates the address space and offset as
603 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
606 std::pair<const TargetRegisterClass*, uint8_t>
607 findRepresentativeClass(EVT VT) const;
610 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
611 /// make the right decision when generating code for different targets.
612 const X86Subtarget *Subtarget;
613 const X86RegisterInfo *RegInfo;
614 const TargetData *TD;
616 /// X86StackPtr - X86 physical register used as stack ptr.
617 unsigned X86StackPtr;
619 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
620 /// floating point ops.
621 /// When SSE is available, use it for f32 operations.
622 /// When SSE2 is available, use it for f64 operations.
623 bool X86ScalarSSEf32;
624 bool X86ScalarSSEf64;
626 /// LegalFPImmediates - A list of legal fp immediates.
627 std::vector<APFloat> LegalFPImmediates;
629 /// addLegalFPImmediate - Indicate that this x86 target can instruction
630 /// select the specified FP immediate natively.
631 void addLegalFPImmediate(const APFloat& Imm) {
632 LegalFPImmediates.push_back(Imm);
635 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
636 CallingConv::ID CallConv, bool isVarArg,
637 const SmallVectorImpl<ISD::InputArg> &Ins,
638 DebugLoc dl, SelectionDAG &DAG,
639 SmallVectorImpl<SDValue> &InVals) const;
640 SDValue LowerMemArgument(SDValue Chain,
641 CallingConv::ID CallConv,
642 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
643 DebugLoc dl, SelectionDAG &DAG,
644 const CCValAssign &VA, MachineFrameInfo *MFI,
646 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
647 DebugLoc dl, SelectionDAG &DAG,
648 const CCValAssign &VA,
649 ISD::ArgFlagsTy Flags) const;
651 // Call lowering helpers.
653 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
654 /// for tail call optimization. Targets which want to do tail call
655 /// optimization should implement this function.
656 bool IsEligibleForTailCallOptimization(SDValue Callee,
657 CallingConv::ID CalleeCC,
659 bool isCalleeStructRet,
660 bool isCallerStructRet,
661 const SmallVectorImpl<ISD::OutputArg> &Outs,
662 const SmallVectorImpl<SDValue> &OutVals,
663 const SmallVectorImpl<ISD::InputArg> &Ins,
664 SelectionDAG& DAG) const;
665 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
666 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
667 SDValue Chain, bool IsTailCall, bool Is64Bit,
668 int FPDiff, DebugLoc dl) const;
670 CCAssignFn *CCAssignFnForNode(CallingConv::ID CallConv) const;
671 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
672 SelectionDAG &DAG) const;
674 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
675 bool isSigned) const;
677 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
678 SelectionDAG &DAG) const;
679 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
680 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
681 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
682 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
683 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
684 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
685 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
686 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
687 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
688 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
689 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
690 int64_t Offset, SelectionDAG &DAG) const;
691 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
692 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
693 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
694 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
695 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
696 SelectionDAG &DAG) const;
697 SDValue LowerBIT_CONVERT(SDValue op, SelectionDAG &DAG) const;
698 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
699 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
700 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
701 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
702 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
703 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
704 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
705 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
706 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
707 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
708 DebugLoc dl, SelectionDAG &DAG) const;
709 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
710 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const;
711 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
712 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
713 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
714 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
715 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
716 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
717 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
718 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
719 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
720 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
721 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
722 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
723 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
724 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
725 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
726 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
727 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const;
728 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const;
729 SDValue LowerSHL(SDValue Op, SelectionDAG &DAG) const;
730 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const;
732 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
733 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const;
734 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const;
735 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const;
738 LowerFormalArguments(SDValue Chain,
739 CallingConv::ID CallConv, bool isVarArg,
740 const SmallVectorImpl<ISD::InputArg> &Ins,
741 DebugLoc dl, SelectionDAG &DAG,
742 SmallVectorImpl<SDValue> &InVals) const;
744 LowerCall(SDValue Chain, SDValue Callee,
745 CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
746 const SmallVectorImpl<ISD::OutputArg> &Outs,
747 const SmallVectorImpl<SDValue> &OutVals,
748 const SmallVectorImpl<ISD::InputArg> &Ins,
749 DebugLoc dl, SelectionDAG &DAG,
750 SmallVectorImpl<SDValue> &InVals) const;
753 LowerReturn(SDValue Chain,
754 CallingConv::ID CallConv, bool isVarArg,
755 const SmallVectorImpl<ISD::OutputArg> &Outs,
756 const SmallVectorImpl<SDValue> &OutVals,
757 DebugLoc dl, SelectionDAG &DAG) const;
760 CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
761 const SmallVectorImpl<ISD::OutputArg> &Outs,
762 LLVMContext &Context) const;
764 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
765 SelectionDAG &DAG, unsigned NewOp) const;
767 /// Utility function to emit string processing sse4.2 instructions
768 /// that return in xmm0.
769 /// This takes the instruction to expand, the associated machine basic
770 /// block, the number of args, and whether or not the second arg is
771 /// in memory or not.
772 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
773 unsigned argNum, bool inMem) const;
775 /// Utility function to emit atomic bitwise operations (and, or, xor).
776 /// It takes the bitwise instruction to expand, the associated machine basic
777 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
778 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
779 MachineInstr *BInstr,
780 MachineBasicBlock *BB,
787 TargetRegisterClass *RC,
788 bool invSrc = false) const;
790 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
791 MachineInstr *BInstr,
792 MachineBasicBlock *BB,
797 bool invSrc = false) const;
799 /// Utility function to emit atomic min and max. It takes the min/max
800 /// instruction to expand, the associated basic block, and the associated
801 /// cmov opcode for moving the min or max value.
802 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
803 MachineBasicBlock *BB,
804 unsigned cmovOpc) const;
806 /// Utility function to emit the xmm reg save portion of va_start.
807 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
808 MachineInstr *BInstr,
809 MachineBasicBlock *BB) const;
811 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
812 MachineBasicBlock *BB) const;
814 MachineBasicBlock *EmitLoweredMingwAlloca(MachineInstr *MI,
815 MachineBasicBlock *BB) const;
817 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
818 MachineBasicBlock *BB) const;
820 /// Emit nodes that will be selected as "test Op0,Op0", or something
821 /// equivalent, for use with the given x86 condition code.
822 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
824 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
825 /// equivalent, for use with the given x86 condition code.
826 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
827 SelectionDAG &DAG) const;
831 FastISel *createFastISel(FunctionLoweringInfo &funcInfo);
835 #endif // X86ISELLOWERING_H