1 //===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines the interfaces that X86 uses to lower LLVM code into a
13 //===----------------------------------------------------------------------===//
15 #ifndef X86ISELLOWERING_H
16 #define X86ISELLOWERING_H
18 #include "X86Subtarget.h"
19 #include "X86RegisterInfo.h"
20 #include "X86MachineFunctionInfo.h"
21 #include "llvm/Target/TargetLowering.h"
22 #include "llvm/CodeGen/FastISel.h"
23 #include "llvm/CodeGen/SelectionDAG.h"
24 #include "llvm/CodeGen/CallingConvLower.h"
28 // X86 Specific DAG Nodes
30 // Start the numbering where the builtin ops leave off.
31 FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END,
33 /// BSF - Bit scan forward.
34 /// BSR - Bit scan reverse.
38 /// SHLD, SHRD - Double shift instructions. These correspond to
39 /// X86::SHLDxx and X86::SHRDxx instructions.
43 /// FAND - Bitwise logical AND of floating point values. This corresponds
44 /// to X86::ANDPS or X86::ANDPD.
47 /// FOR - Bitwise logical OR of floating point values. This corresponds
48 /// to X86::ORPS or X86::ORPD.
51 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
52 /// to X86::XORPS or X86::XORPD.
55 /// FSRL - Bitwise logical right shift of floating point values. These
56 /// corresponds to X86::PSRLDQ.
59 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
60 /// integer source in memory and FP reg result. This corresponds to the
61 /// X86::FILD*m instructions. It has three inputs (token chain, address,
62 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
63 /// also produces a flag).
67 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
68 /// integer destination in memory and a FP reg source. This corresponds
69 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
70 /// has two inputs (token chain and address) and two outputs (int value
76 /// FLD - This instruction implements an extending load to FP stack slots.
77 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
78 /// operand, ptr to load from, and a ValueType node indicating the type
82 /// FST - This instruction implements a truncating store to FP stack
83 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
84 /// chain operand, value to store, address, and a ValueType to store it
88 /// CALL/TAILCALL - These operations represent an abstract X86 call
89 /// instruction, which includes a bunch of information. In particular the
90 /// operands of these node are:
92 /// #0 - The incoming token chain
94 /// #2 - The number of arg bytes the caller pushes on the stack.
95 /// #3 - The number of arg bytes the callee pops off the stack.
96 /// #4 - The value to pass in AL/AX/EAX (optional)
97 /// #5 - The value to pass in DL/DX/EDX (optional)
99 /// The result values of these nodes are:
101 /// #0 - The outgoing token chain
102 /// #1 - The first register result value (optional)
103 /// #2 - The second register result value (optional)
105 /// The CALL vs TAILCALL distinction boils down to whether the callee is
106 /// known not to modify the caller's stack frame, as is standard with
111 /// RDTSC_DAG - This operation implements the lowering for
115 /// X86 compare and logical compare instructions.
118 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
119 /// operand produced by a CMP instruction.
122 /// X86 conditional moves. Operand 1 and operand 2 are the two values
123 /// to select from (operand 1 is a R/W operand). Operand 3 is the
124 /// condition code, and operand 4 is the flag operand produced by a CMP
125 /// or TEST instruction. It also writes a flag result.
128 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
129 /// is the block to branch if condition is true, operand 3 is the
130 /// condition code, and operand 4 is the flag operand produced by a CMP
131 /// or TEST instruction.
134 /// Return with a flag operand. Operand 1 is the chain operand, operand
135 /// 2 is the number of bytes of stack to pop.
138 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
141 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
144 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
145 /// at function entry, used for PIC code.
148 /// Wrapper - A wrapper node for TargetConstantPool,
149 /// TargetExternalSymbol, and TargetGlobalAddress.
152 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
153 /// relative displacements.
156 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
157 /// i32, corresponds to X86::PEXTRB.
160 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
161 /// i32, corresponds to X86::PEXTRW.
164 /// INSERTPS - Insert any element of a 4 x float vector into any element
165 /// of a destination 4 x floatvector.
168 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
169 /// corresponds to X86::PINSRB.
172 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
173 /// corresponds to X86::PINSRW.
176 /// FMAX, FMIN - Floating point max and min.
180 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
181 /// approximation. Note that these typically require refinement
182 /// in order to obtain suitable precision.
185 // TLSADDR, THREAThread - Thread Local Storage.
186 TLSADDR, THREAD_POINTER,
188 // EH_RETURN - Exception Handling helpers.
191 /// TC_RETURN - Tail call return.
193 /// operand #1 callee (register or absolute)
194 /// operand #2 stack adjustment
195 /// operand #3 optional in flag
198 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
202 // FNSTCW16m - Store FP control world into i16 memory.
205 // VZEXT_MOVL - Vector move low and zero extend.
208 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
211 // VSHL, VSRL - Vector logical left / right shift.
214 // CMPPD, CMPPS - Vector double/float comparison.
217 // PCMP* - Vector integer comparisons.
218 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
219 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ
223 /// Define some predicates that are used for node matching.
225 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
226 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
227 bool isPSHUFDMask(SDNode *N);
229 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
230 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
231 bool isPSHUFHWMask(SDNode *N);
233 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
234 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
235 bool isPSHUFLWMask(SDNode *N);
237 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
238 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
239 bool isSHUFPMask(SDNode *N);
241 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
242 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
243 bool isMOVHLPSMask(SDNode *N);
245 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
246 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
248 bool isMOVHLPS_v_undef_Mask(SDNode *N);
250 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
251 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
252 bool isMOVLPMask(SDNode *N);
254 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
255 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
256 /// as well as MOVLHPS.
257 bool isMOVHPMask(SDNode *N);
259 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
260 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
261 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
263 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
264 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
265 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
267 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
268 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
270 bool isUNPCKL_v_undef_Mask(SDNode *N);
272 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
273 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
275 bool isUNPCKH_v_undef_Mask(SDNode *N);
277 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
278 /// specifies a shuffle of elements that is suitable for input to MOVSS,
279 /// MOVSD, and MOVD, i.e. setting the lowest element.
280 bool isMOVLMask(SDNode *N);
282 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
283 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
284 bool isMOVSHDUPMask(SDNode *N);
286 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
287 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
288 bool isMOVSLDUPMask(SDNode *N);
290 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
291 /// specifies a splat of a single element.
292 bool isSplatMask(SDNode *N);
294 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
295 /// specifies a splat of zero element.
296 bool isSplatLoMask(SDNode *N);
298 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
299 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
301 unsigned getShuffleSHUFImmediate(SDNode *N);
303 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
304 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
306 unsigned getShufflePSHUFHWImmediate(SDNode *N);
308 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
309 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
311 unsigned getShufflePSHUFLWImmediate(SDNode *N);
314 //===--------------------------------------------------------------------===//
315 // X86TargetLowering - X86 Implementation of the TargetLowering interface
316 class X86TargetLowering : public TargetLowering {
317 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
318 int RegSaveFrameIndex; // X86-64 vararg func register save area.
319 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
320 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
321 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
322 int BytesCallerReserves; // Number of arg bytes caller makes.
325 explicit X86TargetLowering(X86TargetMachine &TM);
327 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
329 SDValue getPICJumpTableRelocBase(SDValue Table,
330 SelectionDAG &DAG) const;
332 // Return the number of bytes that a function should pop when it returns (in
333 // addition to the space used by the return address).
335 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
337 // Return the number of bytes that the caller reserves for arguments passed
339 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
341 /// getStackPtrReg - Return the stack pointer register we are using: either
343 unsigned getStackPtrReg() const { return X86StackPtr; }
345 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
346 /// function arguments in the caller parameter area. For X86, aggregates
347 /// that contains are placed at 16-byte boundaries while the rest are at
348 /// 4-byte boundaries.
349 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
351 /// getOptimalMemOpType - Returns the target specific optimal type for load
352 /// and store operations as a result of memset, memcpy, and memmove
353 /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
356 MVT getOptimalMemOpType(uint64_t Size, unsigned Align,
357 bool isSrcConst, bool isSrcStr) const;
359 /// LowerOperation - Provide custom lowering hooks for some operations.
361 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
363 /// ReplaceNodeResults - Replace a node with an illegal result type
364 /// with a new node built out of custom code.
366 virtual SDNode *ReplaceNodeResults(SDNode *N, SelectionDAG &DAG);
369 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
371 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
372 MachineBasicBlock *MBB);
375 /// getTargetNodeName - This method returns the name of a target specific
377 virtual const char *getTargetNodeName(unsigned Opcode) const;
379 /// getSetCCResultType - Return the ISD::SETCC ValueType
380 virtual MVT getSetCCResultType(const SDValue &) const;
382 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
383 /// in Mask are known to be either zero or one and return them in the
384 /// KnownZero/KnownOne bitsets.
385 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
389 const SelectionDAG &DAG,
390 unsigned Depth = 0) const;
393 isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
395 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
397 ConstraintType getConstraintType(const std::string &Constraint) const;
399 std::vector<unsigned>
400 getRegClassForInlineAsmConstraint(const std::string &Constraint,
403 virtual const char *LowerXConstraint(MVT ConstraintVT) const;
405 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
406 /// vector. If it is invalid, don't add anything to Ops.
407 virtual void LowerAsmOperandForConstraint(SDValue Op,
408 char ConstraintLetter,
409 std::vector<SDValue> &Ops,
410 SelectionDAG &DAG) const;
412 /// getRegForInlineAsmConstraint - Given a physical register constraint
413 /// (e.g. {edx}), return the register number and the register class for the
414 /// register. This should only be used for C_Register constraints. On
415 /// error, this returns a register number of 0.
416 std::pair<unsigned, const TargetRegisterClass*>
417 getRegForInlineAsmConstraint(const std::string &Constraint,
420 /// isLegalAddressingMode - Return true if the addressing mode represented
421 /// by AM is legal for this target, for a load/store of the specified type.
422 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
424 /// isTruncateFree - Return true if it's free to truncate a value of
425 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
426 /// register EAX to i16 by referencing its sub-register AX.
427 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
428 virtual bool isTruncateFree(MVT VT1, MVT VT2) const;
430 /// isShuffleMaskLegal - Targets can use this to indicate that they only
431 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
432 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
433 /// values are assumed to be legal.
434 virtual bool isShuffleMaskLegal(SDValue Mask, MVT VT) const;
436 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
437 /// used by Targets can use this to indicate if there is a suitable
438 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
440 virtual bool isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
441 MVT EVT, SelectionDAG &DAG) const;
443 /// ShouldShrinkFPConstant - If true, then instruction selection should
444 /// seek to shrink the FP constant of the specified type to a smaller type
445 /// in order to save space and / or reduce runtime.
446 virtual bool ShouldShrinkFPConstant(MVT VT) const {
447 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
448 // expensive than a straight movsd. On the other hand, it's important to
449 // shrink long double fp constant since fldt is very slow.
450 return !X86ScalarSSEf64 || VT == MVT::f80;
453 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
454 /// for tail call optimization. Target which want to do tail call
455 /// optimization should implement this function.
456 virtual bool IsEligibleForTailCallOptimization(SDValue Call,
458 SelectionDAG &DAG) const;
460 virtual const X86Subtarget* getSubtarget() {
464 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
465 /// computed in an SSE register, not on the X87 floating point stack.
466 bool isScalarFPTypeInSSEReg(MVT VT) const {
467 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
468 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
471 /// createFastISel - This method returns a target specific FastISel object,
472 /// or null if the target does not support "fast" ISel.
474 createFastISel(MachineFunction &mf,
475 DenseMap<const Value *, unsigned> &,
476 DenseMap<const BasicBlock *, MachineBasicBlock *> &);
479 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
480 /// make the right decision when generating code for different targets.
481 const X86Subtarget *Subtarget;
482 const X86RegisterInfo *RegInfo;
484 /// X86StackPtr - X86 physical register used as stack ptr.
485 unsigned X86StackPtr;
487 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
488 /// floating point ops.
489 /// When SSE is available, use it for f32 operations.
490 /// When SSE2 is available, use it for f64 operations.
491 bool X86ScalarSSEf32;
492 bool X86ScalarSSEf64;
494 SDNode *LowerCallResult(SDValue Chain, SDValue InFlag, SDNode*TheCall,
495 unsigned CallingConv, SelectionDAG &DAG);
497 SDValue LowerMemArgument(SDValue Op, SelectionDAG &DAG,
498 const CCValAssign &VA, MachineFrameInfo *MFI,
499 unsigned CC, SDValue Root, unsigned i);
501 SDValue LowerMemOpCallTo(SDValue Op, SelectionDAG &DAG,
502 const SDValue &StackPtr,
503 const CCValAssign &VA, SDValue Chain,
506 // Call lowering helpers.
507 bool IsCalleePop(SDValue Op);
508 bool CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall);
509 bool CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall);
510 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
511 SDValue Chain, bool IsTailCall, bool Is64Bit,
514 CCAssignFn *CCAssignFnForNode(SDValue Op) const;
515 NameDecorationStyle NameDecorationForFORMAL_ARGUMENTS(SDValue Op);
516 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
518 std::pair<SDValue,SDValue> FP_TO_SINTHelper(SDValue Op,
521 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
522 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
523 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
524 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
525 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
526 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
527 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
528 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
529 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
530 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
531 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
532 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
533 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
534 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
535 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
536 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
537 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
538 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
539 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
540 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
541 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
542 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
543 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
544 SDValue LowerCALL(SDValue Op, SelectionDAG &DAG);
545 SDValue LowerRET(SDValue Op, SelectionDAG &DAG);
546 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
547 SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG);
548 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
549 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
550 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
551 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
552 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
553 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
554 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
555 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
556 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
557 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
558 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
559 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
560 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
561 SDNode *ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG);
562 SDNode *ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG);
563 SDNode *ExpandATOMIC_CMP_SWAP(SDNode *N, SelectionDAG &DAG);
564 SDNode *ExpandATOMIC_LOAD_SUB(SDNode *N, SelectionDAG &DAG);
566 SDValue EmitTargetCodeForMemset(SelectionDAG &DAG,
568 SDValue Dst, SDValue Src,
569 SDValue Size, unsigned Align,
570 const Value *DstSV, uint64_t DstSVOff);
571 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG,
573 SDValue Dst, SDValue Src,
574 SDValue Size, unsigned Align,
576 const Value *DstSV, uint64_t DstSVOff,
577 const Value *SrcSV, uint64_t SrcSVOff);
579 /// Utility function to emit atomic bitwise operations (and, or, xor).
580 // It takes the bitwise instruction to expand, the associated machine basic
581 // block, and the associated X86 opcodes for reg/reg and reg/imm.
582 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
583 MachineInstr *BInstr,
584 MachineBasicBlock *BB,
592 TargetRegisterClass *RC,
593 bool invSrc = false);
595 /// Utility function to emit atomic min and max. It takes the min/max
596 // instruction to expand, the associated basic block, and the associated
597 // cmov opcode for moving the min or max value.
598 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
599 MachineBasicBlock *BB,
604 FastISel *createFastISel(MachineFunction &mf,
605 DenseMap<const Value *, unsigned> &,
606 DenseMap<const BasicBlock *, MachineBasicBlock *> &);
610 #endif // X86ISELLOWERING_H