1 //===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file was developed by the LLVM research group and is distributed under
6 // the University of Illinois Open Source License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file contains the X86 implementation of the TargetInstrInfo class.
12 //===----------------------------------------------------------------------===//
14 #include "X86InstrInfo.h"
16 #include "X86InstrBuilder.h"
17 #include "llvm/CodeGen/MachineInstrBuilder.h"
18 #include "X86GenInstrInfo.inc"
21 X86InstrInfo::X86InstrInfo()
22 : TargetInstrInfo(X86Insts, sizeof(X86Insts)/sizeof(X86Insts[0])) {
26 bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
28 unsigned& destReg) const {
29 MachineOpCode oc = MI.getOpcode();
30 if (oc == X86::MOV8rr || oc == X86::MOV16rr || oc == X86::MOV32rr ||
31 oc == X86::FpMOV || oc == X86::MOVSSrr || oc == X86::MOVSDrr ||
32 oc == X86::FsMOVAPSrr || oc == X86::FsMOVAPDrr ||
33 oc == X86::MOVAPSrr || oc == X86::MOVAPDrr ||
34 oc == X86::MOVSS2PSrr || oc == X86::MOVSD2PDrr ||
35 oc == X86::MOVPS2SSrr || oc == X86::MOVPD2SDrr ||
36 oc == X86::MOVDI2PDIrr || oc == X86::MOVQI2PQIrr ||
37 oc == X86::MOVPDI2DIrr) {
38 assert(MI.getNumOperands() == 2 &&
39 MI.getOperand(0).isRegister() &&
40 MI.getOperand(1).isRegister() &&
41 "invalid register-register move instruction");
42 sourceReg = MI.getOperand(1).getReg();
43 destReg = MI.getOperand(0).getReg();
49 unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI,
50 int &FrameIndex) const {
51 switch (MI->getOpcode()) {
61 if (MI->getOperand(1).isFrameIndex() && MI->getOperand(2).isImmediate() &&
62 MI->getOperand(3).isRegister() && MI->getOperand(4).isImmediate() &&
63 MI->getOperand(2).getImmedValue() == 1 &&
64 MI->getOperand(3).getReg() == 0 &&
65 MI->getOperand(4).getImmedValue() == 0) {
66 FrameIndex = MI->getOperand(1).getFrameIndex();
67 return MI->getOperand(0).getReg();
74 unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI,
75 int &FrameIndex) const {
76 switch (MI->getOpcode()) {
86 if (MI->getOperand(0).isFrameIndex() && MI->getOperand(1).isImmediate() &&
87 MI->getOperand(2).isRegister() && MI->getOperand(3).isImmediate() &&
88 MI->getOperand(1).getImmedValue() == 1 &&
89 MI->getOperand(2).getReg() == 0 &&
90 MI->getOperand(3).getImmedValue() == 0) {
91 FrameIndex = MI->getOperand(0).getFrameIndex();
92 return MI->getOperand(4).getReg();
101 /// convertToThreeAddress - This method must be implemented by targets that
102 /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
103 /// may be able to convert a two-address instruction into a true
104 /// three-address instruction on demand. This allows the X86 target (for
105 /// example) to convert ADD and SHL instructions into LEA instructions if they
106 /// would require register copies due to two-addressness.
108 /// This method returns a null pointer if the transformation cannot be
109 /// performed, otherwise it returns the new instruction.
111 MachineInstr *X86InstrInfo::convertToThreeAddress(MachineInstr *MI) const {
112 // All instructions input are two-addr instructions. Get the known operands.
113 unsigned Dest = MI->getOperand(0).getReg();
114 unsigned Src = MI->getOperand(1).getReg();
116 // FIXME: None of these instructions are promotable to LEAs without
117 // additional information. In particular, LEA doesn't set the flags that
118 // add and inc do. :(
121 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
122 // we have subtarget support, enable the 16-bit LEA generation here.
123 bool DisableLEA16 = true;
125 switch (MI->getOpcode()) {
127 assert(MI->getNumOperands() == 2 && "Unknown inc instruction!");
128 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src, 1);
130 if (DisableLEA16) return 0;
131 assert(MI->getNumOperands() == 2 && "Unknown inc instruction!");
132 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src, 1);
134 assert(MI->getNumOperands() == 2 && "Unknown dec instruction!");
135 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src, -1);
137 if (DisableLEA16) return 0;
138 assert(MI->getNumOperands() == 2 && "Unknown dec instruction!");
139 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src, -1);
141 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
142 return addRegReg(BuildMI(X86::LEA32r, 5, Dest), Src,
143 MI->getOperand(2).getReg());
145 if (DisableLEA16) return 0;
146 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
147 return addRegReg(BuildMI(X86::LEA16r, 5, Dest), Src,
148 MI->getOperand(2).getReg());
150 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
151 if (MI->getOperand(2).isImmediate())
152 return addRegOffset(BuildMI(X86::LEA32r, 5, Dest), Src,
153 MI->getOperand(2).getImmedValue());
156 if (DisableLEA16) return 0;
157 assert(MI->getNumOperands() == 3 && "Unknown add instruction!");
158 if (MI->getOperand(2).isImmediate())
159 return addRegOffset(BuildMI(X86::LEA16r, 5, Dest), Src,
160 MI->getOperand(2).getImmedValue());
164 if (DisableLEA16) return 0;
166 assert(MI->getNumOperands() == 3 && MI->getOperand(2).isImmediate() &&
167 "Unknown shl instruction!");
168 unsigned ShAmt = MI->getOperand(2).getImmedValue();
169 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
171 AM.Scale = 1 << ShAmt;
173 unsigned Opc = MI->getOpcode() == X86::SHL32ri ? X86::LEA32r :X86::LEA16r;
174 return addFullAddress(BuildMI(Opc, 5, Dest), AM);
182 /// commuteInstruction - We have a few instructions that must be hacked on to
185 MachineInstr *X86InstrInfo::commuteInstruction(MachineInstr *MI) const {
186 switch (MI->getOpcode()) {
187 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
188 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
189 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
190 case X86::SHLD32rri8:{// A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
193 switch (MI->getOpcode()) {
194 default: assert(0 && "Unreachable!");
195 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
196 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
197 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
198 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
200 unsigned Amt = MI->getOperand(3).getImmedValue();
201 unsigned A = MI->getOperand(0).getReg();
202 unsigned B = MI->getOperand(1).getReg();
203 unsigned C = MI->getOperand(2).getReg();
204 return BuildMI(Opc, 3, A).addReg(C).addReg(B).addImm(Size-Amt);
207 return TargetInstrInfo::commuteInstruction(MI);
212 void X86InstrInfo::insertGoto(MachineBasicBlock& MBB,
213 MachineBasicBlock& TMBB) const {
214 BuildMI(MBB, MBB.end(), X86::JMP, 1).addMBB(&TMBB);
217 MachineBasicBlock::iterator
218 X86InstrInfo::reverseBranchCondition(MachineBasicBlock::iterator MI) const {
219 unsigned Opcode = MI->getOpcode();
220 assert(isBranch(Opcode) && "MachineInstr must be a branch");
223 default: assert(0 && "Cannot reverse unconditional branches!");
224 case X86::JB: ROpcode = X86::JAE; break;
225 case X86::JAE: ROpcode = X86::JB; break;
226 case X86::JE: ROpcode = X86::JNE; break;
227 case X86::JNE: ROpcode = X86::JE; break;
228 case X86::JBE: ROpcode = X86::JA; break;
229 case X86::JA: ROpcode = X86::JBE; break;
230 case X86::JS: ROpcode = X86::JNS; break;
231 case X86::JNS: ROpcode = X86::JS; break;
232 case X86::JP: ROpcode = X86::JNP; break;
233 case X86::JNP: ROpcode = X86::JP; break;
234 case X86::JL: ROpcode = X86::JGE; break;
235 case X86::JGE: ROpcode = X86::JL; break;
236 case X86::JLE: ROpcode = X86::JG; break;
237 case X86::JG: ROpcode = X86::JLE; break;
239 MachineBasicBlock* MBB = MI->getParent();
240 MachineBasicBlock* TMBB = MI->getOperand(0).getMachineBasicBlock();
241 return BuildMI(*MBB, MBB->erase(MI), ROpcode, 1).addMBB(TMBB);