1 //===-- X86InstrSVM.td - SVM Instruction Set Extension -----*- tablegen -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file describes the instructions that make up the AMD SVM instruction
13 //===----------------------------------------------------------------------===//
15 //===----------------------------------------------------------------------===//
19 def VMMCALL : I<0x01, MRM_D9, (outs), (ins), "vmmcall", []>, TB;
22 def STGI : I<0x01, MRM_DC, (outs), (ins), "stgi", []>, TB;
25 def CLGI : I<0x01, MRM_DD, (outs), (ins), "clgi", []>, TB;
29 def SKINIT : I<0x01, MRM_DE, (outs), (ins), "skinit\t{%eax|eax}", []>, TB;
33 def VMRUN32 : I<0x01, MRM_D8, (outs), (ins),
34 "vmrun\t{%eax|eax}", []>, TB, Requires<[Not64BitMode]>;
36 def VMRUN64 : I<0x01, MRM_D8, (outs), (ins),
37 "vmrun\t{%rax|rax}", []>, TB, Requires<[In64BitMode]>;
41 def VMLOAD32 : I<0x01, MRM_DA, (outs), (ins),
42 "vmload\t{%eax|eax}", []>, TB, Requires<[Not64BitMode]>;
44 def VMLOAD64 : I<0x01, MRM_DA, (outs), (ins),
45 "vmload\t{%rax|rax}", []>, TB, Requires<[In64BitMode]>;
49 def VMSAVE32 : I<0x01, MRM_DB, (outs), (ins),
50 "vmsave\t{%eax|eax}", []>, TB, Requires<[Not64BitMode]>;
52 def VMSAVE64 : I<0x01, MRM_DB, (outs), (ins),
53 "vmsave\t{%rax|rax}", []>, TB, Requires<[In64BitMode]>;
56 let Uses = [EAX, ECX] in
57 def INVLPGA32 : I<0x01, MRM_DF, (outs), (ins),
58 "invlpga\t{%ecx, %eax|eax, ecx}", []>, TB, Requires<[Not64BitMode]>;
59 let Uses = [RAX, ECX] in
60 def INVLPGA64 : I<0x01, MRM_DF, (outs), (ins),
61 "invlpga\t{%ecx, %rax|rax, ecx}", []>, TB, Requires<[In64BitMode]>;