1 //===-- X86Subtarget.cpp - X86 Subtarget Information ----------------------===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file implements the X86 specific subclass of TargetSubtargetInfo.
12 //===----------------------------------------------------------------------===//
14 #define DEBUG_TYPE "subtarget"
15 #include "X86Subtarget.h"
16 #include "X86InstrInfo.h"
17 #include "llvm/IR/Attributes.h"
18 #include "llvm/IR/Function.h"
19 #include "llvm/IR/GlobalValue.h"
20 #include "llvm/Support/Debug.h"
21 #include "llvm/Support/ErrorHandling.h"
22 #include "llvm/Support/Host.h"
23 #include "llvm/Support/raw_ostream.h"
24 #include "llvm/Target/TargetMachine.h"
25 #include "llvm/Target/TargetOptions.h"
27 #define GET_SUBTARGETINFO_TARGET_DESC
28 #define GET_SUBTARGETINFO_CTOR
29 #include "X86GenSubtargetInfo.inc"
37 /// ClassifyBlockAddressReference - Classify a blockaddress reference for the
38 /// current subtarget according to how we should reference it in a non-pcrel
40 unsigned char X86Subtarget::ClassifyBlockAddressReference() const {
41 if (isPICStyleGOT()) // 32-bit ELF targets.
42 return X86II::MO_GOTOFF;
44 if (isPICStyleStubPIC()) // Darwin/32 in PIC mode.
45 return X86II::MO_PIC_BASE_OFFSET;
47 // Direct static reference to label.
48 return X86II::MO_NO_FLAG;
51 /// ClassifyGlobalReference - Classify a global variable reference for the
52 /// current subtarget according to how we should reference it in a non-pcrel
54 unsigned char X86Subtarget::
55 ClassifyGlobalReference(const GlobalValue *GV, const TargetMachine &TM) const {
56 // DLLImport only exists on windows, it is implemented as a load from a
58 if (GV->hasDLLImportLinkage())
59 return X86II::MO_DLLIMPORT;
61 // Determine whether this is a reference to a definition or a declaration.
62 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
64 bool isDecl = GV->hasAvailableExternallyLinkage();
65 if (GV->isDeclaration() && !GV->isMaterializable())
68 // X86-64 in PIC mode.
69 if (isPICStyleRIPRel()) {
70 // Large model never uses stubs.
71 if (TM.getCodeModel() == CodeModel::Large)
72 return X86II::MO_NO_FLAG;
74 if (isTargetDarwin()) {
75 // If symbol visibility is hidden, the extra load is not needed if
76 // target is x86-64 or the symbol is definitely defined in the current
78 if (GV->hasDefaultVisibility() &&
79 (isDecl || GV->isWeakForLinker()))
80 return X86II::MO_GOTPCREL;
81 } else if (!isTargetWin64()) {
82 assert(isTargetELF() && "Unknown rip-relative target");
84 // Extra load is needed for all externally visible.
85 if (!GV->hasLocalLinkage() && GV->hasDefaultVisibility())
86 return X86II::MO_GOTPCREL;
89 return X86II::MO_NO_FLAG;
92 if (isPICStyleGOT()) { // 32-bit ELF targets.
93 // Extra load is needed for all externally visible.
94 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
95 return X86II::MO_GOTOFF;
99 if (isPICStyleStubPIC()) { // Darwin/32 in PIC mode.
100 // Determine whether we have a stub reference and/or whether the reference
101 // is relative to the PIC base or not.
103 // If this is a strong reference to a definition, it is definitely not
105 if (!isDecl && !GV->isWeakForLinker())
106 return X86II::MO_PIC_BASE_OFFSET;
108 // Unless we have a symbol with hidden visibility, we have to go through a
109 // normal $non_lazy_ptr stub because this symbol might be resolved late.
110 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
111 return X86II::MO_DARWIN_NONLAZY_PIC_BASE;
113 // If symbol visibility is hidden, we have a stub for common symbol
114 // references and external declarations.
115 if (isDecl || GV->hasCommonLinkage()) {
116 // Hidden $non_lazy_ptr reference.
117 return X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE;
120 // Otherwise, no stub.
121 return X86II::MO_PIC_BASE_OFFSET;
124 if (isPICStyleStubNoDynamic()) { // Darwin/32 in -mdynamic-no-pic mode.
125 // Determine whether we have a stub reference.
127 // If this is a strong reference to a definition, it is definitely not
129 if (!isDecl && !GV->isWeakForLinker())
130 return X86II::MO_NO_FLAG;
132 // Unless we have a symbol with hidden visibility, we have to go through a
133 // normal $non_lazy_ptr stub because this symbol might be resolved late.
134 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
135 return X86II::MO_DARWIN_NONLAZY;
137 // Otherwise, no stub.
138 return X86II::MO_NO_FLAG;
141 // Direct static reference to global.
142 return X86II::MO_NO_FLAG;
146 /// getBZeroEntry - This function returns the name of a function which has an
147 /// interface like the non-standard bzero function, if such a function exists on
148 /// the current subtarget and it is considered prefereable over memset with zero
149 /// passed as the second argument. Otherwise it returns null.
150 const char *X86Subtarget::getBZeroEntry() const {
151 // Darwin 10 has a __bzero entry point for this purpose.
152 if (getTargetTriple().isMacOSX() &&
153 !getTargetTriple().isMacOSXVersionLT(10, 6))
159 bool X86Subtarget::hasSinCos() const {
160 return getTargetTriple().isMacOSX() &&
161 !getTargetTriple().isMacOSXVersionLT(10, 9) &&
165 /// IsLegalToCallImmediateAddr - Return true if the subtarget allows calls
166 /// to immediate address.
167 bool X86Subtarget::IsLegalToCallImmediateAddr(const TargetMachine &TM) const {
170 return isTargetELF() || TM.getRelocationModel() == Reloc::Static;
173 static bool OSHasAVXSupport() {
174 #if defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)\
175 || defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
176 #if defined(__GNUC__)
177 // Check xgetbv; this uses a .byte sequence instead of the instruction
178 // directly because older assemblers do not include support for xgetbv and
179 // there is no easy way to conditionally compile based on the assembler used.
181 __asm__ (".byte 0x0f, 0x01, 0xd0" : "=a" (rEAX), "=d" (rEDX) : "c" (0));
182 #elif defined(_MSC_FULL_VER) && defined(_XCR_XFEATURE_ENABLED_MASK)
183 unsigned long long rEAX = _xgetbv(_XCR_XFEATURE_ENABLED_MASK);
185 int rEAX = 0; // Ensures we return false
187 return (rEAX & 6) == 6;
193 void X86Subtarget::AutoDetectSubtargetFeatures() {
194 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
201 if (X86_MC::GetCpuIDAndInfo(0, &MaxLevel, text.u+0, text.u+2, text.u+1) ||
205 X86_MC::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX);
207 if ((EDX >> 15) & 1) { HasCMov = true; ToggleFeature(X86::FeatureCMOV); }
208 if ((EDX >> 23) & 1) { X86SSELevel = MMX; ToggleFeature(X86::FeatureMMX); }
209 if ((EDX >> 25) & 1) { X86SSELevel = SSE1; ToggleFeature(X86::FeatureSSE1); }
210 if ((EDX >> 26) & 1) { X86SSELevel = SSE2; ToggleFeature(X86::FeatureSSE2); }
211 if (ECX & 0x1) { X86SSELevel = SSE3; ToggleFeature(X86::FeatureSSE3); }
212 if ((ECX >> 9) & 1) { X86SSELevel = SSSE3; ToggleFeature(X86::FeatureSSSE3);}
213 if ((ECX >> 19) & 1) { X86SSELevel = SSE41; ToggleFeature(X86::FeatureSSE41);}
214 if ((ECX >> 20) & 1) { X86SSELevel = SSE42; ToggleFeature(X86::FeatureSSE42);}
215 if (((ECX >> 27) & 1) && ((ECX >> 28) & 1) && OSHasAVXSupport()) {
216 X86SSELevel = AVX; ToggleFeature(X86::FeatureAVX);
219 bool IsIntel = memcmp(text.c, "GenuineIntel", 12) == 0;
220 bool IsAMD = !IsIntel && memcmp(text.c, "AuthenticAMD", 12) == 0;
222 if ((ECX >> 1) & 0x1) {
224 ToggleFeature(X86::FeaturePCLMUL);
226 if ((ECX >> 12) & 0x1) {
228 ToggleFeature(X86::FeatureFMA);
230 if (IsIntel && ((ECX >> 22) & 0x1)) {
232 ToggleFeature(X86::FeatureMOVBE);
234 if ((ECX >> 23) & 0x1) {
236 ToggleFeature(X86::FeaturePOPCNT);
238 if ((ECX >> 25) & 0x1) {
240 ToggleFeature(X86::FeatureAES);
242 if ((ECX >> 29) & 0x1) {
244 ToggleFeature(X86::FeatureF16C);
246 if (IsIntel && ((ECX >> 30) & 0x1)) {
248 ToggleFeature(X86::FeatureRDRAND);
251 if ((ECX >> 13) & 0x1) {
252 HasCmpxchg16b = true;
253 ToggleFeature(X86::FeatureCMPXCHG16B);
256 if (IsIntel || IsAMD) {
257 // Determine if bit test memory instructions are slow.
260 X86_MC::DetectFamilyModel(EAX, Family, Model);
261 if (IsAMD || (Family == 6 && Model >= 13)) {
263 ToggleFeature(X86::FeatureSlowBTMem);
266 // If it's an Intel chip since Nehalem and not an Atom chip, unaligned
267 // memory access is fast. We hard code model numbers here because they
268 // aren't strictly increasing for Intel chips it seems.
270 ((Family == 6 && Model == 0x1E) || // Nehalem: Clarksfield, Lynnfield,
272 (Family == 6 && Model == 0x1A) || // Nehalem: Bloomfield, Nehalem-EP
273 (Family == 6 && Model == 0x2E) || // Nehalem: Nehalem-EX
274 (Family == 6 && Model == 0x25) || // Westmere: Arrandale, Clarksdale
275 (Family == 6 && Model == 0x2C) || // Westmere: Gulftown, Westmere-EP
276 (Family == 6 && Model == 0x2F) || // Westmere: Westmere-EX
277 (Family == 6 && Model == 0x2A) || // SandyBridge
278 (Family == 6 && Model == 0x2D) || // SandyBridge: SandyBridge-E*
279 (Family == 6 && Model == 0x3A))) {// IvyBridge
281 ToggleFeature(X86::FeatureFastUAMem);
284 // Set processor type. Currently only Atom or Silvermont (SLM) is detected.
286 (Model == 28 || Model == 38 || Model == 39 ||
287 Model == 53 || Model == 54)) {
288 X86ProcFamily = IntelAtom;
291 ToggleFeature(X86::FeatureLeaForSP);
293 else if (Family == 6 &&
294 (Model == 55 || Model == 74 || Model == 77)) {
295 X86ProcFamily = IntelSLM;
298 unsigned MaxExtLevel;
299 X86_MC::GetCpuIDAndInfo(0x80000000, &MaxExtLevel, &EBX, &ECX, &EDX);
301 if (MaxExtLevel >= 0x80000001) {
302 X86_MC::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
303 if ((EDX >> 29) & 0x1) {
305 ToggleFeature(X86::Feature64Bit);
307 if ((ECX >> 5) & 0x1) {
309 ToggleFeature(X86::FeatureLZCNT);
311 if (IsIntel && ((ECX >> 8) & 0x1)) {
313 ToggleFeature(X86::FeaturePRFCHW);
316 if ((ECX >> 6) & 0x1) {
318 ToggleFeature(X86::FeatureSSE4A);
320 if ((ECX >> 11) & 0x1) {
322 ToggleFeature(X86::FeatureXOP);
324 if ((ECX >> 16) & 0x1) {
326 ToggleFeature(X86::FeatureFMA4);
333 if (!X86_MC::GetCpuIDAndInfoEx(0x7, 0x0, &EAX, &EBX, &ECX, &EDX)) {
334 if (IsIntel && (EBX & 0x1)) {
336 ToggleFeature(X86::FeatureFSGSBase);
338 if ((EBX >> 3) & 0x1) {
340 ToggleFeature(X86::FeatureBMI);
342 if ((EBX >> 4) & 0x1) {
344 ToggleFeature(X86::FeatureHLE);
346 if (IsIntel && ((EBX >> 5) & 0x1)) {
348 ToggleFeature(X86::FeatureAVX2);
350 if (IsIntel && ((EBX >> 8) & 0x1)) {
352 ToggleFeature(X86::FeatureBMI2);
354 if (IsIntel && ((EBX >> 11) & 0x1)) {
356 ToggleFeature(X86::FeatureRTM);
358 if (IsIntel && ((EBX >> 16) & 0x1)) {
359 X86SSELevel = AVX512F;
360 ToggleFeature(X86::FeatureAVX512);
362 if (IsIntel && ((EBX >> 18) & 0x1)) {
364 ToggleFeature(X86::FeatureRDSEED);
366 if (IsIntel && ((EBX >> 19) & 0x1)) {
368 ToggleFeature(X86::FeatureADX);
370 if (IsIntel && ((EBX >> 26) & 0x1)) {
372 ToggleFeature(X86::FeaturePFI);
374 if (IsIntel && ((EBX >> 27) & 0x1)) {
376 ToggleFeature(X86::FeatureERI);
378 if (IsIntel && ((EBX >> 28) & 0x1)) {
380 ToggleFeature(X86::FeatureCDI);
382 if (IsIntel && ((EBX >> 29) & 0x1)) {
384 ToggleFeature(X86::FeatureSHA);
387 if (IsAMD && ((ECX >> 21) & 0x1)) {
389 ToggleFeature(X86::FeatureTBM);
394 void X86Subtarget::resetSubtargetFeatures(const MachineFunction *MF) {
395 AttributeSet FnAttrs = MF->getFunction()->getAttributes();
396 Attribute CPUAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
398 Attribute FSAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
401 !CPUAttr.hasAttribute(Attribute::None) ?CPUAttr.getValueAsString() : "";
403 !FSAttr.hasAttribute(Attribute::None) ? FSAttr.getValueAsString() : "";
405 initializeEnvironment();
406 resetSubtargetFeatures(CPU, FS);
410 void X86Subtarget::resetSubtargetFeatures(StringRef CPU, StringRef FS) {
411 std::string CPUName = CPU;
412 if (!FS.empty() || !CPU.empty()) {
413 if (CPUName.empty()) {
414 #if defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)\
415 || defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
416 CPUName = sys::getHostCPUName();
422 // Make sure 64-bit features are available in 64-bit mode. (But make sure
423 // SSE2 can be turned off explicitly.)
424 std::string FullFS = FS;
427 FullFS = "+64bit,+sse2," + FullFS;
429 FullFS = "+64bit,+sse2";
432 // If feature string is not empty, parse features string.
433 ParseSubtargetFeatures(CPUName, FullFS);
435 if (CPUName.empty()) {
436 #if defined (__x86_64__) || defined(__i386__)
437 CPUName = sys::getHostCPUName();
442 // Otherwise, use CPUID to auto-detect feature set.
443 AutoDetectSubtargetFeatures();
445 // Make sure 64-bit features are available in 64-bit mode.
447 if (!HasX86_64) { HasX86_64 = true; ToggleFeature(X86::Feature64Bit); }
448 if (!HasCMov) { HasCMov = true; ToggleFeature(X86::FeatureCMOV); }
450 if (X86SSELevel < SSE2) {
452 ToggleFeature(X86::FeatureSSE1);
453 ToggleFeature(X86::FeatureSSE2);
458 // CPUName may have been set by the CPU detection code. Make sure the
459 // new MCSchedModel is used.
460 InitCPUSchedModel(CPUName);
462 if (X86ProcFamily == IntelAtom || X86ProcFamily == IntelSLM)
463 PostRAScheduler = true;
465 InstrItins = getInstrItineraryForCPU(CPUName);
467 // It's important to keep the MCSubtargetInfo feature bits in sync with
468 // target data structure which is shared with MC code emitter, etc.
470 ToggleFeature(X86::Mode64Bit);
472 DEBUG(dbgs() << "Subtarget features: SSELevel " << X86SSELevel
473 << ", 3DNowLevel " << X863DNowLevel
474 << ", 64bit " << HasX86_64 << "\n");
475 assert((!In64BitMode || HasX86_64) &&
476 "64-bit code requested on a subtarget that doesn't support it!");
478 // Stack alignment is 16 bytes on Darwin, Linux and Solaris (both
479 // 32 and 64 bit) and for all 64-bit targets.
480 if (StackAlignOverride)
481 stackAlignment = StackAlignOverride;
482 else if (isTargetDarwin() || isTargetLinux() || isTargetSolaris() ||
487 void X86Subtarget::initializeEnvironment() {
488 X86SSELevel = NoMMXSSE;
489 X863DNowLevel = NoThreeDNow;
518 HasVectorUAMem = false;
519 HasCmpxchg16b = false;
521 HasSlowDivide = false;
522 PostRAScheduler = false;
523 PadShortFunctions = false;
524 CallRegIndirect = false;
527 // FIXME: this is a known good value for Yonah. How about others?
528 MaxInlineSizeThreshold = 128;
531 X86Subtarget::X86Subtarget(const std::string &TT, const std::string &CPU,
532 const std::string &FS,
533 unsigned StackAlignOverride, bool is64Bit)
534 : X86GenSubtargetInfo(TT, CPU, FS)
535 , X86ProcFamily(Others)
536 , PICStyle(PICStyles::None)
538 , StackAlignOverride(StackAlignOverride)
539 , In64BitMode(is64Bit) {
540 initializeEnvironment();
541 resetSubtargetFeatures(CPU, FS);
544 bool X86Subtarget::enablePostRAScheduler(
545 CodeGenOpt::Level OptLevel,
546 TargetSubtargetInfo::AntiDepBreakMode& Mode,
547 RegClassVector& CriticalPathRCs) const {
548 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
549 CriticalPathRCs.clear();
550 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;