1 //===-- X86TargetMachine.cpp - Define TargetMachine for the X86 -----------===//
3 // The LLVM Compiler Infrastructure
5 // This file was developed by the LLVM research group and is distributed under
6 // the University of Illinois Open Source License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines the X86 specific subclass of TargetMachine.
12 //===----------------------------------------------------------------------===//
14 #include "X86TargetMachine.h"
16 #include "llvm/IntrinsicLowering.h"
17 #include "llvm/Module.h"
18 #include "llvm/PassManager.h"
19 #include "llvm/Target/TargetMachineImpls.h"
20 #include "llvm/CodeGen/MachineFunction.h"
21 #include "llvm/CodeGen/Passes.h"
22 #include "llvm/Transforms/Scalar.h"
23 #include "Support/CommandLine.h"
24 #include "Support/Statistic.h"
28 cl::opt<bool> NoPatternISel("disable-pattern-isel", cl::init(true),
29 cl::desc("Use the 'simple' X86 instruction selector"));
30 cl::opt<bool> NoSSAPeephole("disable-ssa-peephole", cl::init(true),
31 cl::desc("Disable the ssa-based peephole optimizer "
32 "(defaults to disabled)"));
33 cl::opt<bool> DisableOutput("disable-x86-llc-output", cl::Hidden,
34 cl::desc("Disable the X86 asm printer, for use "
35 "when profiling the code generator."));
36 cl::opt<bool> NoSimpleISel("disable-simple-isel", cl::init(true),
37 cl::desc("Use the hand coded 'simple' X86 instruction selector"));
40 // allocateX86TargetMachine - Allocate and return a subclass of TargetMachine
41 // that implements the X86 backend.
43 TargetMachine *llvm::allocateX86TargetMachine(const Module &M,
44 IntrinsicLowering *IL) {
45 return new X86TargetMachine(M, IL);
49 /// X86TargetMachine ctor - Create an ILP32 architecture model
51 X86TargetMachine::X86TargetMachine(const Module &M, IntrinsicLowering *IL)
52 : TargetMachine("X86", IL, true, 4, 4, 4, 4, 4),
53 FrameInfo(TargetFrameInfo::StackGrowsDown, 8/*16 for SSE*/, 4),
58 // addPassesToEmitAssembly - We currently use all of the same passes as the JIT
59 // does to emit statically compiled machine code.
60 bool X86TargetMachine::addPassesToEmitAssembly(PassManager &PM,
62 // FIXME: Implement the invoke/unwind instructions!
63 PM.add(createLowerInvokePass());
65 // FIXME: The code generator does not properly handle functions with
66 // unreachable basic blocks.
67 PM.add(createCFGSimplificationPass());
69 // FIXME: Implement the switch instruction in the instruction selector!
70 PM.add(createLowerSwitchPass());
72 if (NoPatternISel && NoSimpleISel)
73 PM.add(createX86SimpleInstructionSelector(*this));
74 else if (NoPatternISel)
75 PM.add(createX86ReallySimpleInstructionSelector(*this));
77 PM.add(createX86PatternInstructionSelector(*this));
79 // Run optional SSA-based machine code optimizations next...
81 PM.add(createX86SSAPeepholeOptimizerPass());
83 // Print the instruction selected machine code...
85 PM.add(createMachineFunctionPrinterPass(&std::cerr));
87 // Perform register allocation to convert to a concrete x86 representation
88 PM.add(createRegisterAllocator());
91 PM.add(createMachineFunctionPrinterPass(&std::cerr));
93 PM.add(createX86FloatingPointStackifierPass());
96 PM.add(createMachineFunctionPrinterPass(&std::cerr));
98 // Insert prolog/epilog code. Eliminate abstract frame index references...
99 PM.add(createPrologEpilogCodeInserter());
101 PM.add(createX86PeepholeOptimizerPass());
103 if (PrintMachineCode) // Print the register-allocated code
104 PM.add(createX86CodePrinterPass(std::cerr, *this));
107 PM.add(createX86CodePrinterPass(Out, *this));
109 // Delete machine code for this function
110 PM.add(createMachineCodeDeleter());
112 return false; // success!
115 /// addPassesToJITCompile - Add passes to the specified pass manager to
116 /// implement a fast dynamic compiler for this target. Return true if this is
117 /// not supported for this target.
119 void X86JITInfo::addPassesToJITCompile(FunctionPassManager &PM) {
121 // FIXME: Implement the invoke/unwind instructions!
122 PM.add(createLowerInvokePass());
124 // FIXME: The code generator does not properly handle functions with
125 // unreachable basic blocks.
126 PM.add(createCFGSimplificationPass());
128 // FIXME: Implement the switch instruction in the instruction selector!
129 PM.add(createLowerSwitchPass());
132 PM.add(createX86SimpleInstructionSelector(TM));
134 PM.add(createX86PatternInstructionSelector(TM));
136 // Run optional SSA-based machine code optimizations next...
138 PM.add(createX86SSAPeepholeOptimizerPass());
140 // FIXME: Add SSA based peephole optimizer here.
142 // Print the instruction selected machine code...
143 if (PrintMachineCode)
144 PM.add(createMachineFunctionPrinterPass(&std::cerr));
146 // Perform register allocation to convert to a concrete x86 representation
147 PM.add(createRegisterAllocator());
149 if (PrintMachineCode)
150 PM.add(createMachineFunctionPrinterPass(&std::cerr));
152 PM.add(createX86FloatingPointStackifierPass());
154 if (PrintMachineCode)
155 PM.add(createMachineFunctionPrinterPass(&std::cerr));
157 // Insert prolog/epilog code. Eliminate abstract frame index references...
158 PM.add(createPrologEpilogCodeInserter());
160 PM.add(createX86PeepholeOptimizerPass());
162 if (PrintMachineCode) // Print the register-allocated code
163 PM.add(createX86CodePrinterPass(std::cerr, TM));