2 * Freescale ALSA SoC Digital Audio Interface (SAI) driver.
4 * Copyright 2012-2015 Freescale Semiconductor, Inc.
6 * This program is free software, you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation, either version 2 of the License, or(at your
9 * option) any later version.
13 #include <linux/clk.h>
14 #include <linux/delay.h>
15 #include <linux/dmaengine.h>
16 #include <linux/module.h>
17 #include <linux/of_address.h>
18 #include <linux/regmap.h>
19 #include <linux/slab.h>
20 #include <sound/core.h>
21 #include <sound/dmaengine_pcm.h>
22 #include <sound/pcm_params.h>
27 #define FSL_SAI_FLAGS (FSL_SAI_CSR_SEIE |\
30 static const unsigned int fsl_sai_rates[] = {
31 8000, 11025, 12000, 16000, 22050,
32 24000, 32000, 44100, 48000, 64000,
33 88200, 96000, 176400, 192000
36 static const struct snd_pcm_hw_constraint_list fsl_sai_rate_constraints = {
37 .count = ARRAY_SIZE(fsl_sai_rates),
38 .list = fsl_sai_rates,
41 static irqreturn_t fsl_sai_isr(int irq, void *devid)
43 struct fsl_sai *sai = (struct fsl_sai *)devid;
44 struct device *dev = &sai->pdev->dev;
45 u32 flags, xcsr, mask;
49 * Both IRQ status bits and IRQ mask bits are in the xCSR but
50 * different shifts. And we here create a mask only for those
51 * IRQs that we activated.
53 mask = (FSL_SAI_FLAGS >> FSL_SAI_CSR_xIE_SHIFT) << FSL_SAI_CSR_xF_SHIFT;
56 regmap_read(sai->regmap, FSL_SAI_TCSR, &xcsr);
64 if (flags & FSL_SAI_CSR_WSF)
65 dev_dbg(dev, "isr: Start of Tx word detected\n");
67 if (flags & FSL_SAI_CSR_SEF)
68 dev_warn(dev, "isr: Tx Frame sync error detected\n");
70 if (flags & FSL_SAI_CSR_FEF) {
71 dev_warn(dev, "isr: Transmit underrun detected\n");
72 /* FIFO reset for safety */
73 xcsr |= FSL_SAI_CSR_FR;
76 if (flags & FSL_SAI_CSR_FWF)
77 dev_dbg(dev, "isr: Enabled transmit FIFO is empty\n");
79 if (flags & FSL_SAI_CSR_FRF)
80 dev_dbg(dev, "isr: Transmit FIFO watermark has been reached\n");
82 flags &= FSL_SAI_CSR_xF_W_MASK;
83 xcsr &= ~FSL_SAI_CSR_xF_MASK;
86 regmap_write(sai->regmap, FSL_SAI_TCSR, flags | xcsr);
90 regmap_read(sai->regmap, FSL_SAI_RCSR, &xcsr);
98 if (flags & FSL_SAI_CSR_WSF)
99 dev_dbg(dev, "isr: Start of Rx word detected\n");
101 if (flags & FSL_SAI_CSR_SEF)
102 dev_warn(dev, "isr: Rx Frame sync error detected\n");
104 if (flags & FSL_SAI_CSR_FEF) {
105 dev_warn(dev, "isr: Receive overflow detected\n");
106 /* FIFO reset for safety */
107 xcsr |= FSL_SAI_CSR_FR;
110 if (flags & FSL_SAI_CSR_FWF)
111 dev_dbg(dev, "isr: Enabled receive FIFO is full\n");
113 if (flags & FSL_SAI_CSR_FRF)
114 dev_dbg(dev, "isr: Receive FIFO watermark has been reached\n");
116 flags &= FSL_SAI_CSR_xF_W_MASK;
117 xcsr &= ~FSL_SAI_CSR_xF_MASK;
120 regmap_write(sai->regmap, FSL_SAI_RCSR, flags | xcsr);
129 static int fsl_sai_set_dai_sysclk_tr(struct snd_soc_dai *cpu_dai,
130 int clk_id, unsigned int freq, int fsl_dir)
132 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
133 bool tx = fsl_dir == FSL_FMT_TRANSMITTER;
137 case FSL_SAI_CLK_BUS:
138 val_cr2 |= FSL_SAI_CR2_MSEL_BUS;
140 case FSL_SAI_CLK_MAST1:
141 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK1;
143 case FSL_SAI_CLK_MAST2:
144 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK2;
146 case FSL_SAI_CLK_MAST3:
147 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK3;
153 regmap_update_bits(sai->regmap, FSL_SAI_xCR2(tx),
154 FSL_SAI_CR2_MSEL_MASK, val_cr2);
159 static int fsl_sai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
160 int clk_id, unsigned int freq, int dir)
164 if (dir == SND_SOC_CLOCK_IN)
167 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
168 FSL_FMT_TRANSMITTER);
170 dev_err(cpu_dai->dev, "Cannot set tx sysclk: %d\n", ret);
174 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
177 dev_err(cpu_dai->dev, "Cannot set rx sysclk: %d\n", ret);
182 static int fsl_sai_set_dai_fmt_tr(struct snd_soc_dai *cpu_dai,
183 unsigned int fmt, int fsl_dir)
185 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
186 bool tx = fsl_dir == FSL_FMT_TRANSMITTER;
187 u32 val_cr2 = 0, val_cr4 = 0;
189 if (!sai->is_lsb_first)
190 val_cr4 |= FSL_SAI_CR4_MF;
193 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
194 case SND_SOC_DAIFMT_I2S:
196 * Frame low, 1clk before data, one word length for frame sync,
197 * frame sync starts one serial clock cycle earlier,
198 * that is, together with the last bit of the previous
201 val_cr2 |= FSL_SAI_CR2_BCP;
202 val_cr4 |= FSL_SAI_CR4_FSE | FSL_SAI_CR4_FSP;
204 case SND_SOC_DAIFMT_LEFT_J:
206 * Frame high, one word length for frame sync,
207 * frame sync asserts with the first bit of the frame.
209 val_cr2 |= FSL_SAI_CR2_BCP;
211 case SND_SOC_DAIFMT_DSP_A:
213 * Frame high, 1clk before data, one bit for frame sync,
214 * frame sync starts one serial clock cycle earlier,
215 * that is, together with the last bit of the previous
218 val_cr2 |= FSL_SAI_CR2_BCP;
219 val_cr4 |= FSL_SAI_CR4_FSE;
220 sai->is_dsp_mode = true;
222 case SND_SOC_DAIFMT_DSP_B:
224 * Frame high, one bit for frame sync,
225 * frame sync asserts with the first bit of the frame.
227 val_cr2 |= FSL_SAI_CR2_BCP;
228 sai->is_dsp_mode = true;
230 case SND_SOC_DAIFMT_RIGHT_J:
236 /* DAI clock inversion */
237 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
238 case SND_SOC_DAIFMT_IB_IF:
239 /* Invert both clocks */
240 val_cr2 ^= FSL_SAI_CR2_BCP;
241 val_cr4 ^= FSL_SAI_CR4_FSP;
243 case SND_SOC_DAIFMT_IB_NF:
244 /* Invert bit clock */
245 val_cr2 ^= FSL_SAI_CR2_BCP;
247 case SND_SOC_DAIFMT_NB_IF:
248 /* Invert frame clock */
249 val_cr4 ^= FSL_SAI_CR4_FSP;
251 case SND_SOC_DAIFMT_NB_NF:
252 /* Nothing to do for both normal cases */
258 /* DAI clock master masks */
259 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
260 case SND_SOC_DAIFMT_CBS_CFS:
261 val_cr2 |= FSL_SAI_CR2_BCD_MSTR;
262 val_cr4 |= FSL_SAI_CR4_FSD_MSTR;
264 case SND_SOC_DAIFMT_CBM_CFM:
265 sai->is_slave_mode = true;
267 case SND_SOC_DAIFMT_CBS_CFM:
268 val_cr2 |= FSL_SAI_CR2_BCD_MSTR;
270 case SND_SOC_DAIFMT_CBM_CFS:
271 val_cr4 |= FSL_SAI_CR4_FSD_MSTR;
272 sai->is_slave_mode = true;
278 regmap_update_bits(sai->regmap, FSL_SAI_xCR2(tx),
279 FSL_SAI_CR2_BCP | FSL_SAI_CR2_BCD_MSTR, val_cr2);
280 regmap_update_bits(sai->regmap, FSL_SAI_xCR4(tx),
281 FSL_SAI_CR4_MF | FSL_SAI_CR4_FSE |
282 FSL_SAI_CR4_FSP | FSL_SAI_CR4_FSD_MSTR, val_cr4);
287 static int fsl_sai_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
291 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_TRANSMITTER);
293 dev_err(cpu_dai->dev, "Cannot set tx format: %d\n", ret);
297 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_RECEIVER);
299 dev_err(cpu_dai->dev, "Cannot set rx format: %d\n", ret);
304 static int fsl_sai_set_bclk(struct snd_soc_dai *dai, bool tx, u32 freq)
306 struct fsl_sai *sai = snd_soc_dai_get_drvdata(dai);
307 unsigned long clk_rate;
308 u32 savediv = 0, ratio, savesub = freq;
312 /* Don't apply to slave mode */
313 if (sai->is_slave_mode)
316 for (id = 0; id < FSL_SAI_MCLK_MAX; id++) {
317 clk_rate = clk_get_rate(sai->mclk_clk[id]);
321 ratio = clk_rate / freq;
323 ret = clk_rate - ratio * freq;
326 * Drop the source that can not be
327 * divided into the required rate.
329 if (ret != 0 && clk_rate / ret < 1000)
333 "ratio %d for freq %dHz based on clock %ldHz\n",
334 ratio, freq, clk_rate);
336 if (ratio % 2 == 0 && ratio >= 2 && ratio <= 512)
343 sai->mclk_id[tx] = id;
352 dev_err(dai->dev, "failed to derive required %cx rate: %d\n",
353 tx ? 'T' : 'R', freq);
357 if ((tx && sai->synchronous[TX]) || (!tx && !sai->synchronous[RX])) {
358 regmap_update_bits(sai->regmap, FSL_SAI_RCR2,
359 FSL_SAI_CR2_MSEL_MASK,
360 FSL_SAI_CR2_MSEL(sai->mclk_id[tx]));
361 regmap_update_bits(sai->regmap, FSL_SAI_RCR2,
362 FSL_SAI_CR2_DIV_MASK, savediv - 1);
364 regmap_update_bits(sai->regmap, FSL_SAI_TCR2,
365 FSL_SAI_CR2_MSEL_MASK,
366 FSL_SAI_CR2_MSEL(sai->mclk_id[tx]));
367 regmap_update_bits(sai->regmap, FSL_SAI_TCR2,
368 FSL_SAI_CR2_DIV_MASK, savediv - 1);
371 dev_dbg(dai->dev, "best fit: clock id=%d, div=%d, deviation =%d\n",
372 sai->mclk_id[tx], savediv, savesub);
377 static int fsl_sai_hw_params(struct snd_pcm_substream *substream,
378 struct snd_pcm_hw_params *params,
379 struct snd_soc_dai *cpu_dai)
381 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
382 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
383 unsigned int channels = params_channels(params);
384 u32 word_width = snd_pcm_format_width(params_format(params));
385 u32 val_cr4 = 0, val_cr5 = 0;
388 if (!sai->is_slave_mode) {
389 ret = fsl_sai_set_bclk(cpu_dai, tx,
390 2 * word_width * params_rate(params));
394 /* Do not enable the clock if it is already enabled */
395 if (!(sai->mclk_streams & BIT(substream->stream))) {
396 ret = clk_prepare_enable(sai->mclk_clk[sai->mclk_id[tx]]);
400 sai->mclk_streams |= BIT(substream->stream);
405 if (!sai->is_dsp_mode)
406 val_cr4 |= FSL_SAI_CR4_SYWD(word_width);
408 val_cr5 |= FSL_SAI_CR5_WNW(word_width);
409 val_cr5 |= FSL_SAI_CR5_W0W(word_width);
411 if (sai->is_lsb_first)
412 val_cr5 |= FSL_SAI_CR5_FBT(0);
414 val_cr5 |= FSL_SAI_CR5_FBT(word_width - 1);
416 val_cr4 |= FSL_SAI_CR4_FRSZ(channels);
418 regmap_update_bits(sai->regmap, FSL_SAI_xCR4(tx),
419 FSL_SAI_CR4_SYWD_MASK | FSL_SAI_CR4_FRSZ_MASK,
421 regmap_update_bits(sai->regmap, FSL_SAI_xCR5(tx),
422 FSL_SAI_CR5_WNW_MASK | FSL_SAI_CR5_W0W_MASK |
423 FSL_SAI_CR5_FBT_MASK, val_cr5);
424 regmap_write(sai->regmap, FSL_SAI_xMR(tx), ~0UL - ((1 << channels) - 1));
429 static int fsl_sai_hw_free(struct snd_pcm_substream *substream,
430 struct snd_soc_dai *cpu_dai)
432 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
433 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
435 if (!sai->is_slave_mode &&
436 sai->mclk_streams & BIT(substream->stream)) {
437 clk_disable_unprepare(sai->mclk_clk[sai->mclk_id[tx]]);
438 sai->mclk_streams &= ~BIT(substream->stream);
445 static int fsl_sai_trigger(struct snd_pcm_substream *substream, int cmd,
446 struct snd_soc_dai *cpu_dai)
448 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
449 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
450 u32 xcsr, count = 100;
453 * Asynchronous mode: Clear SYNC for both Tx and Rx.
454 * Rx sync with Tx clocks: Clear SYNC for Tx, set it for Rx.
455 * Tx sync with Rx clocks: Clear SYNC for Rx, set it for Tx.
457 regmap_update_bits(sai->regmap, FSL_SAI_TCR2, FSL_SAI_CR2_SYNC,
458 sai->synchronous[TX] ? FSL_SAI_CR2_SYNC : 0);
459 regmap_update_bits(sai->regmap, FSL_SAI_RCR2, FSL_SAI_CR2_SYNC,
460 sai->synchronous[RX] ? FSL_SAI_CR2_SYNC : 0);
463 * It is recommended that the transmitter is the last enabled
464 * and the first disabled.
467 case SNDRV_PCM_TRIGGER_START:
468 case SNDRV_PCM_TRIGGER_RESUME:
469 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
470 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
471 FSL_SAI_CSR_FRDE, FSL_SAI_CSR_FRDE);
473 regmap_update_bits(sai->regmap, FSL_SAI_RCSR,
474 FSL_SAI_CSR_TERE, FSL_SAI_CSR_TERE);
475 regmap_update_bits(sai->regmap, FSL_SAI_TCSR,
476 FSL_SAI_CSR_TERE, FSL_SAI_CSR_TERE);
478 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
479 FSL_SAI_CSR_xIE_MASK, FSL_SAI_FLAGS);
481 case SNDRV_PCM_TRIGGER_STOP:
482 case SNDRV_PCM_TRIGGER_SUSPEND:
483 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
484 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
485 FSL_SAI_CSR_FRDE, 0);
486 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
487 FSL_SAI_CSR_xIE_MASK, 0);
489 /* Check if the opposite FRDE is also disabled */
490 regmap_read(sai->regmap, FSL_SAI_xCSR(!tx), &xcsr);
491 if (!(xcsr & FSL_SAI_CSR_FRDE)) {
492 /* Disable both directions and reset their FIFOs */
493 regmap_update_bits(sai->regmap, FSL_SAI_TCSR,
494 FSL_SAI_CSR_TERE, 0);
495 regmap_update_bits(sai->regmap, FSL_SAI_RCSR,
496 FSL_SAI_CSR_TERE, 0);
498 /* TERE will remain set till the end of current frame */
501 regmap_read(sai->regmap, FSL_SAI_xCSR(tx), &xcsr);
502 } while (--count && xcsr & FSL_SAI_CSR_TERE);
504 regmap_update_bits(sai->regmap, FSL_SAI_TCSR,
505 FSL_SAI_CSR_FR, FSL_SAI_CSR_FR);
506 regmap_update_bits(sai->regmap, FSL_SAI_RCSR,
507 FSL_SAI_CSR_FR, FSL_SAI_CSR_FR);
510 * For sai master mode, after several open/close sai,
511 * there will be no frame clock, and can't recover
512 * anymore. Add software reset to fix this issue.
513 * This is a hardware bug, and will be fix in the
516 if (!sai->is_slave_mode) {
517 /* Software Reset for both Tx and Rx */
518 regmap_write(sai->regmap,
519 FSL_SAI_TCSR, FSL_SAI_CSR_SR);
520 regmap_write(sai->regmap,
521 FSL_SAI_RCSR, FSL_SAI_CSR_SR);
522 /* Clear SR bit to finish the reset */
523 regmap_write(sai->regmap, FSL_SAI_TCSR, 0);
524 regmap_write(sai->regmap, FSL_SAI_RCSR, 0);
535 static int fsl_sai_startup(struct snd_pcm_substream *substream,
536 struct snd_soc_dai *cpu_dai)
538 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
539 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
540 struct device *dev = &sai->pdev->dev;
543 ret = clk_prepare_enable(sai->bus_clk);
545 dev_err(dev, "failed to enable bus clock: %d\n", ret);
549 regmap_update_bits(sai->regmap, FSL_SAI_xCR3(tx), FSL_SAI_CR3_TRCE,
552 ret = snd_pcm_hw_constraint_list(substream->runtime, 0,
553 SNDRV_PCM_HW_PARAM_RATE, &fsl_sai_rate_constraints);
558 static void fsl_sai_shutdown(struct snd_pcm_substream *substream,
559 struct snd_soc_dai *cpu_dai)
561 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
562 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
564 regmap_update_bits(sai->regmap, FSL_SAI_xCR3(tx), FSL_SAI_CR3_TRCE, 0);
566 clk_disable_unprepare(sai->bus_clk);
569 static const struct snd_soc_dai_ops fsl_sai_pcm_dai_ops = {
570 .set_sysclk = fsl_sai_set_dai_sysclk,
571 .set_fmt = fsl_sai_set_dai_fmt,
572 .hw_params = fsl_sai_hw_params,
573 .hw_free = fsl_sai_hw_free,
574 .trigger = fsl_sai_trigger,
575 .startup = fsl_sai_startup,
576 .shutdown = fsl_sai_shutdown,
579 static int fsl_sai_dai_probe(struct snd_soc_dai *cpu_dai)
581 struct fsl_sai *sai = dev_get_drvdata(cpu_dai->dev);
583 /* Software Reset for both Tx and Rx */
584 regmap_write(sai->regmap, FSL_SAI_TCSR, FSL_SAI_CSR_SR);
585 regmap_write(sai->regmap, FSL_SAI_RCSR, FSL_SAI_CSR_SR);
586 /* Clear SR bit to finish the reset */
587 regmap_write(sai->regmap, FSL_SAI_TCSR, 0);
588 regmap_write(sai->regmap, FSL_SAI_RCSR, 0);
590 regmap_update_bits(sai->regmap, FSL_SAI_TCR1, FSL_SAI_CR1_RFW_MASK,
591 FSL_SAI_MAXBURST_TX * 2);
592 regmap_update_bits(sai->regmap, FSL_SAI_RCR1, FSL_SAI_CR1_RFW_MASK,
593 FSL_SAI_MAXBURST_RX - 1);
595 snd_soc_dai_init_dma_data(cpu_dai, &sai->dma_params_tx,
596 &sai->dma_params_rx);
598 snd_soc_dai_set_drvdata(cpu_dai, sai);
603 static struct snd_soc_dai_driver fsl_sai_dai = {
604 .probe = fsl_sai_dai_probe,
606 .stream_name = "CPU-Playback",
611 .rates = SNDRV_PCM_RATE_KNOT,
612 .formats = FSL_SAI_FORMATS,
615 .stream_name = "CPU-Capture",
620 .rates = SNDRV_PCM_RATE_KNOT,
621 .formats = FSL_SAI_FORMATS,
623 .ops = &fsl_sai_pcm_dai_ops,
626 static const struct snd_soc_component_driver fsl_component = {
630 static bool fsl_sai_readable_reg(struct device *dev, unsigned int reg)
656 static bool fsl_sai_volatile_reg(struct device *dev, unsigned int reg)
672 static bool fsl_sai_writeable_reg(struct device *dev, unsigned int reg)
696 static const struct regmap_config fsl_sai_regmap_config = {
701 .max_register = FSL_SAI_RMR,
702 .readable_reg = fsl_sai_readable_reg,
703 .volatile_reg = fsl_sai_volatile_reg,
704 .writeable_reg = fsl_sai_writeable_reg,
705 .cache_type = REGCACHE_FLAT,
708 static int fsl_sai_probe(struct platform_device *pdev)
710 struct device_node *np = pdev->dev.of_node;
712 struct resource *res;
717 sai = devm_kzalloc(&pdev->dev, sizeof(*sai), GFP_KERNEL);
723 if (of_device_is_compatible(pdev->dev.of_node, "fsl,imx6sx-sai"))
724 sai->sai_on_imx = true;
726 sai->is_lsb_first = of_property_read_bool(np, "lsb-first");
728 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
729 base = devm_ioremap_resource(&pdev->dev, res);
731 return PTR_ERR(base);
733 sai->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
734 "bus", base, &fsl_sai_regmap_config);
736 /* Compatible with old DTB cases */
737 if (IS_ERR(sai->regmap))
738 sai->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
739 "sai", base, &fsl_sai_regmap_config);
740 if (IS_ERR(sai->regmap)) {
741 dev_err(&pdev->dev, "regmap init failed\n");
742 return PTR_ERR(sai->regmap);
745 /* No error out for old DTB cases but only mark the clock NULL */
746 sai->bus_clk = devm_clk_get(&pdev->dev, "bus");
747 if (IS_ERR(sai->bus_clk)) {
748 dev_err(&pdev->dev, "failed to get bus clock: %ld\n",
749 PTR_ERR(sai->bus_clk));
753 sai->mclk_clk[0] = sai->bus_clk;
754 for (i = 1; i < FSL_SAI_MCLK_MAX; i++) {
755 sprintf(tmp, "mclk%d", i);
756 sai->mclk_clk[i] = devm_clk_get(&pdev->dev, tmp);
757 if (IS_ERR(sai->mclk_clk[i])) {
758 dev_err(&pdev->dev, "failed to get mclk%d clock: %ld\n",
759 i + 1, PTR_ERR(sai->mclk_clk[i]));
760 sai->mclk_clk[i] = NULL;
764 irq = platform_get_irq(pdev, 0);
766 dev_err(&pdev->dev, "no irq for node %s\n", pdev->name);
770 ret = devm_request_irq(&pdev->dev, irq, fsl_sai_isr, 0, np->name, sai);
772 dev_err(&pdev->dev, "failed to claim irq %u\n", irq);
776 /* Sync Tx with Rx as default by following old DT binding */
777 sai->synchronous[RX] = true;
778 sai->synchronous[TX] = false;
779 fsl_sai_dai.symmetric_rates = 1;
780 fsl_sai_dai.symmetric_channels = 1;
781 fsl_sai_dai.symmetric_samplebits = 1;
783 if (of_find_property(np, "fsl,sai-synchronous-rx", NULL) &&
784 of_find_property(np, "fsl,sai-asynchronous", NULL)) {
785 /* error out if both synchronous and asynchronous are present */
786 dev_err(&pdev->dev, "invalid binding for synchronous mode\n");
790 if (of_find_property(np, "fsl,sai-synchronous-rx", NULL)) {
791 /* Sync Rx with Tx */
792 sai->synchronous[RX] = false;
793 sai->synchronous[TX] = true;
794 } else if (of_find_property(np, "fsl,sai-asynchronous", NULL)) {
795 /* Discard all settings for asynchronous mode */
796 sai->synchronous[RX] = false;
797 sai->synchronous[TX] = false;
798 fsl_sai_dai.symmetric_rates = 0;
799 fsl_sai_dai.symmetric_channels = 0;
800 fsl_sai_dai.symmetric_samplebits = 0;
803 sai->dma_params_rx.addr = res->start + FSL_SAI_RDR;
804 sai->dma_params_tx.addr = res->start + FSL_SAI_TDR;
805 sai->dma_params_rx.maxburst = FSL_SAI_MAXBURST_RX;
806 sai->dma_params_tx.maxburst = FSL_SAI_MAXBURST_TX;
808 platform_set_drvdata(pdev, sai);
810 ret = devm_snd_soc_register_component(&pdev->dev, &fsl_component,
816 return imx_pcm_dma_init(pdev, IMX_SAI_DMABUF_SIZE);
818 return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
821 static const struct of_device_id fsl_sai_ids[] = {
822 { .compatible = "fsl,vf610-sai", },
823 { .compatible = "fsl,imx6sx-sai", },
826 MODULE_DEVICE_TABLE(of, fsl_sai_ids);
828 #ifdef CONFIG_PM_SLEEP
829 static int fsl_sai_suspend(struct device *dev)
831 struct fsl_sai *sai = dev_get_drvdata(dev);
833 regcache_cache_only(sai->regmap, true);
834 regcache_mark_dirty(sai->regmap);
839 static int fsl_sai_resume(struct device *dev)
841 struct fsl_sai *sai = dev_get_drvdata(dev);
843 regcache_cache_only(sai->regmap, false);
844 regmap_write(sai->regmap, FSL_SAI_TCSR, FSL_SAI_CSR_SR);
845 regmap_write(sai->regmap, FSL_SAI_RCSR, FSL_SAI_CSR_SR);
847 regmap_write(sai->regmap, FSL_SAI_TCSR, 0);
848 regmap_write(sai->regmap, FSL_SAI_RCSR, 0);
849 return regcache_sync(sai->regmap);
851 #endif /* CONFIG_PM_SLEEP */
853 static const struct dev_pm_ops fsl_sai_pm_ops = {
854 SET_SYSTEM_SLEEP_PM_OPS(fsl_sai_suspend, fsl_sai_resume)
857 static struct platform_driver fsl_sai_driver = {
858 .probe = fsl_sai_probe,
861 .pm = &fsl_sai_pm_ops,
862 .of_match_table = fsl_sai_ids,
865 module_platform_driver(fsl_sai_driver);
867 MODULE_DESCRIPTION("Freescale Soc SAI Interface");
868 MODULE_AUTHOR("Xiubo Li, <Li.Xiubo@freescale.com>");
869 MODULE_ALIAS("platform:fsl-sai");
870 MODULE_LICENSE("GPL");