ramips: update i2s dtsi files
[lede.git] / target / linux / ramips / dts / mt7621.dtsi
1 #include <dt-bindings/interrupt-controller/mips-gic.h>
2
3 / {
4         #address-cells = <1>;
5         #size-cells = <1>;
6         compatible = "mediatek,mtk7621-soc";
7
8         cpus {
9                 cpu@0 {
10                         compatible = "mips,mips1004Kc";
11                 };
12
13                 cpu@1 {
14                         compatible = "mips,mips1004Kc";
15                 };
16         };
17
18         cpuintc: cpuintc@0 {
19                 #address-cells = <0>;
20                 #interrupt-cells = <1>;
21                 interrupt-controller;
22                 compatible = "mti,cpu-interrupt-controller";
23         };
24
25         aliases {
26                 serial0 = &uartlite;
27         };
28
29         cpuclock: cpuclock@0 {
30                 #clock-cells = <0>;
31                 compatible = "fixed-clock";
32
33                 /* FIXME: there should be way to detect this */
34                 clock-frequency = <880000000>;
35         };
36
37         sysclock: sysclock@0 {
38                 #clock-cells = <0>;
39                 compatible = "fixed-clock";
40
41                 /* FIXME: there should be way to detect this */
42                 clock-frequency = <50000000>;
43         };
44
45         palmbus: palmbus@1E000000 {
46                 compatible = "palmbus";
47                 reg = <0x1E000000 0x100000>;
48                 ranges = <0x0 0x1E000000 0x0FFFFF>;
49
50                 #address-cells = <1>;
51                 #size-cells = <1>;
52
53                 sysc: sysc@0 {
54                         compatible = "mtk,mt7621-sysc";
55                         reg = <0x0 0x100>;
56                 };
57
58                 wdt: wdt@100 {
59                         compatible = "mtk,mt7621-wdt";
60                         reg = <0x100 0x100>;
61                 };
62
63                 gpio@600 {
64                         #address-cells = <1>;
65                         #size-cells = <0>;
66
67                         compatible = "mtk,mt7621-gpio";
68                         reg = <0x600 0x100>;
69
70                         gpio0: bank@0 {
71                                 reg = <0>;
72                                 compatible = "mtk,mt7621-gpio-bank";
73                                 gpio-controller;
74                                 #gpio-cells = <2>;
75                         };
76
77                         gpio1: bank@1 {
78                                 reg = <1>;
79                                 compatible = "mtk,mt7621-gpio-bank";
80                                 gpio-controller;
81                                 #gpio-cells = <2>;
82                         };
83
84                         gpio2: bank@2 {
85                                 reg = <2>;
86                                 compatible = "mtk,mt7621-gpio-bank";
87                                 gpio-controller;
88                                 #gpio-cells = <2>;
89                         };
90                 };
91
92                 i2c: i2c@900 {
93                         compatible = "mediatek,mt7621-i2c";
94                         reg = <0x900 0x100>;
95
96                         clocks = <&sysclock>;
97
98                         resets = <&rstctrl 16>;
99                         reset-names = "i2c";
100
101                         #address-cells = <1>;
102                         #size-cells = <0>;
103
104                         status = "disabled";
105
106                         pinctrl-names = "default";
107                         pinctrl-0 = <&i2c_pins>;
108                 };
109
110                 i2s: i2s@a00 {
111                         compatible = "mediatek,mt7621-i2s";
112                         reg = <0xa00 0x100>;
113
114                         clocks = <&sysclock>;
115
116                         resets = <&rstctrl 17>;
117                         reset-names = "i2s";
118
119                         interrupt-parent = <&gic>;
120                         interrupts = <GIC_SHARED 16 IRQ_TYPE_LEVEL_HIGH>;
121
122                         txdma-req = <2>;
123                         rxdma-req = <3>;
124
125                         dmas = <&gdma 4>,
126                                 <&gdma 6>;
127                         dma-names = "tx", "rx";
128
129                         status = "disabled";
130                 };
131
132                 memc: memc@5000 {
133                         compatible = "mtk,mt7621-memc";
134                         reg = <0x300 0x100>;
135                 };
136
137                 cpc: cpc@1fbf0000 {
138                              compatible = "mtk,mt7621-cpc";
139                              reg = <0x1fbf0000 0x8000>;
140                 };
141
142                 mc: mc@1fbf8000 {
143                             compatible = "mtk,mt7621-mc";
144                             reg = <0x1fbf8000 0x8000>;
145                 };
146
147                 uartlite: uartlite@c00 {
148                         compatible = "ns16550a";
149                         reg = <0xc00 0x100>;
150
151                         clocks = <&sysclock>;
152                         clock-frequency = <50000000>;
153
154                         interrupt-parent = <&gic>;
155                         interrupts = <GIC_SHARED 26 IRQ_TYPE_LEVEL_HIGH>;
156
157                         reg-shift = <2>;
158                         reg-io-width = <4>;
159                         no-loopback-test;
160                 };
161
162                 spi0: spi@b00 {
163                         status = "okay";
164
165                         compatible = "ralink,mt7621-spi";
166                         reg = <0xb00 0x100>;
167
168                         clocks = <&sysclock>;
169
170                         resets = <&rstctrl 18>;
171                         reset-names = "spi";
172
173                         #address-cells = <1>;
174                         #size-cells = <0>;
175
176                         pinctrl-names = "default";
177                         pinctrl-0 = <&spi_pins>;
178
179                         m25p80@0 {
180                                 #address-cells = <1>;
181                                 #size-cells = <1>;
182                                 reg = <0>;
183                                 spi-max-frequency = <10000000>;
184                                 m25p,chunked-io = <32>;
185                         };
186                 };
187
188                 gdma: gdma@2800 {
189                         compatible = "ralink,rt3883-gdma";
190                         reg = <0x2800 0x800>;
191
192                         resets = <&rstctrl 14>;
193                         reset-names = "dma";
194
195                         interrupt-parent = <&gic>;
196                         interrupts = <0 13 4>;
197
198                         #dma-cells = <1>;
199                         #dma-channels = <16>;
200                         #dma-requests = <16>;
201
202                         status = "disabled";
203                 };
204
205                 hsdma: hsdma@7000 {
206                         compatible = "mediatek,mt7621-hsdma";
207                         reg = <0x7000 0x1000>;
208
209                         resets = <&rstctrl 5>;
210                         reset-names = "hsdma";
211
212                         interrupt-parent = <&gic>;
213                         interrupts = <0 11 4>;
214
215                         #dma-cells = <1>;
216                         #dma-channels = <1>;
217                         #dma-requests = <1>;
218
219                         status = "disabled";
220                 };
221         };
222
223         pinctrl: pinctrl {
224                 compatible = "ralink,rt2880-pinmux";
225                 pinctrl-names = "default";
226                 pinctrl-0 = <&state_default>;
227
228                 state_default: pinctrl0 {
229                 };
230
231                 i2c_pins: i2c {
232                         i2c {
233                                 ralink,group = "i2c";
234                                 ralink,function = "i2c";
235                         };
236                 };
237
238                 spi_pins: spi {
239                         spi {
240                                 ralink,group = "spi";
241                                 ralink,function = "spi";
242                         };
243                 };
244
245                 uart1_pins: uart1 {
246                         uart1 {
247                                 ralink,group = "uart1";
248                                 ralink,function = "uart1";
249                         };
250                 };
251
252                 uart2_pins: uart2 {
253                         uart2 {
254                                 ralink,group = "uart2";
255                                 ralink,function = "uart2";
256                         };
257                 };
258
259                 uart3_pins: uart3 {
260                         uart3 {
261                                 ralink,group = "uart3";
262                                 ralink,function = "uart3";
263                         };
264                 };
265
266                 rgmii1_pins: rgmii1 {
267                         rgmii1 {
268                                 ralink,group = "rgmii1";
269                                 ralink,function = "rgmii1";
270                         };
271                 };
272
273                 rgmii2_pins: rgmii2 {
274                         rgmii2 {
275                                 ralink,group = "rgmii2";
276                                 ralink,function = "rgmii2";
277                         };
278                 };
279
280                 mdio_pins: mdio {
281                         mdio {
282                                 ralink,group = "mdio";
283                                 ralink,function = "mdio";
284                         };
285                 };
286
287                 pcie_pins: pcie {
288                         pcie {
289                                 ralink,group = "pcie";
290                                 ralink,function = "pcie rst";
291                         };
292                 };
293
294                 nand_pins: nand {
295                         spi-nand {
296                                 ralink,group = "spi";
297                                 ralink,function = "nand1";
298                         };
299
300                         sdhci-nand {
301                                 ralink,group = "sdhci";
302                                 ralink,function = "nand2";
303                         };
304                 };
305
306                 sdhci_pins: sdhci {
307                         sdhci {
308                                 ralink,group = "sdhci";
309                                 ralink,function = "sdhci";
310                         };
311                 };
312         };
313
314         rstctrl: rstctrl {
315                 compatible = "ralink,rt2880-reset";
316                 #reset-cells = <1>;
317         };
318
319         clkctrl: clkctrl {
320                 compatible = "ralink,rt2880-clock";
321                 #clock-cells = <1>;
322         };
323
324         sdhci: sdhci@1E130000 {
325                 compatible = "ralink,mt7620-sdhci";
326                 reg = <0x1E130000 0x4000>;
327
328                 interrupt-parent = <&gic>;
329                 interrupts = <GIC_SHARED 20 IRQ_TYPE_LEVEL_HIGH>;
330         };
331
332         xhci: xhci@1E1C0000 {
333                 status = "okay";
334
335                 compatible = "mediatek,mt8173-xhci";
336                 reg = <0x1e1c0000 0x1000
337                        0x1e1d0700 0x0100>;
338
339                 clocks = <&sysclock>;
340                 clock-names = "sys_ck";
341
342                 interrupt-parent = <&gic>;
343                 interrupts = <GIC_SHARED 22 IRQ_TYPE_LEVEL_HIGH>;
344         };
345
346         gic: interrupt-controller@1fbc0000 {
347                 compatible = "mti,gic";
348                 reg = <0x1fbc0000 0x2000>;
349
350                 interrupt-controller;
351                 #interrupt-cells = <3>;
352
353                 mti,reserved-cpu-vectors = <7>;
354
355                 timer {
356                         compatible = "mti,gic-timer";
357                         interrupts = <GIC_LOCAL 1 IRQ_TYPE_NONE>;
358                         clocks = <&cpuclock>;
359                 };
360         };
361
362         nand: nand@1e003000 {
363                 status = "disabled";
364
365                 compatible = "mtk,mt7621-nand";
366                 bank-width = <2>;
367                 reg = <0x1e003000 0x800
368                         0x1e003800 0x800>;
369                 #address-cells = <1>;
370                 #size-cells = <1>;
371         };
372
373         ethernet: ethernet@1e100000 {
374                 compatible = "mediatek,mt7621-eth";
375                 reg = <0x1e100000 0x10000>;
376
377                 #address-cells = <1>;
378                 #size-cells = <0>;
379
380                 resets = <&rstctrl 6 &rstctrl 23>;
381                 reset-names = "fe", "eth";
382
383                 interrupt-parent = <&gic>;
384                 interrupts = <GIC_SHARED 3 IRQ_TYPE_LEVEL_HIGH>;
385
386                 mediatek,switch = <&gsw>;
387
388                 mdio-bus {
389                         #address-cells = <1>;
390                         #size-cells = <0>;
391
392                         phy1f: ethernet-phy@1f {
393                                 reg = <0x1f>;
394                                 phy-mode = "rgmii";
395                         };
396                 };
397         };
398
399         gsw: gsw@1e110000 {
400                 compatible = "mediatek,mt7621-gsw";
401                 reg = <0x1e110000 0x8000>;
402                 interrupt-parent = <&gic>;
403                 interrupts = <GIC_SHARED 23 IRQ_TYPE_LEVEL_HIGH>;
404         };
405
406         pcie: pcie@1e140000 {
407                 compatible = "mediatek,mt7621-pci";
408                 reg = <0x1e140000 0x100
409                         0x1e142000 0x100>;
410
411                 #address-cells = <3>;
412                 #size-cells = <2>;
413
414                 pinctrl-names = "default";
415                 pinctrl-0 = <&pcie_pins>;
416
417                 device_type = "pci";
418
419                 bus-range = <0 255>;
420                 ranges = <
421                         0x02000000 0 0x00000000 0x60000000 0 0x10000000 /* pci memory */
422                         0x01000000 0 0x00000000 0x1e160000 0 0x00010000 /* io space */
423                 >;
424
425                 interrupt-parent = <&gic>;
426                 interrupts = <GIC_SHARED 4 IRQ_TYPE_LEVEL_HIGH
427                                 GIC_SHARED 24 IRQ_TYPE_LEVEL_HIGH
428                                 GIC_SHARED 25 IRQ_TYPE_LEVEL_HIGH>;
429
430                 status = "okay";
431
432                 resets = <&rstctrl 24 &rstctrl 25 &rstctrl 26>;
433                 reset-names = "pcie0", "pcie1", "pcie2";
434                 clocks = <&clkctrl 24 &clkctrl 25 &clkctrl 26>;
435                 clock-names = "pcie0", "pcie1", "pcie2";
436
437                 pcie0 {
438                         reg = <0x0000 0 0 0 0>;
439
440                         #address-cells = <3>;
441                         #size-cells = <2>;
442
443                         device_type = "pci";
444                 };
445
446                 pcie1 {
447                         reg = <0x0800 0 0 0 0>;
448
449                         #address-cells = <3>;
450                         #size-cells = <2>;
451
452                         device_type = "pci";
453                 };
454
455                 pcie2 {
456                         reg = <0x1000 0 0 0 0>;
457
458                         #address-cells = <3>;
459                         #size-cells = <2>;
460
461                         device_type = "pci";
462                 };
463         };
464 };