1 ; Both endians should emit the same output for immediate instructions.
2 ; This is not currently true.
5 ; Test the MSA intrinsics that are encoded with the ELM instruction format and
6 ; are either shifts or slides.
8 ; RUN: llc -march=mips -mattr=+msa,+fp64 < %s | FileCheck %s
9 ; RUN: llc -march=mipsel -mattr=+msa,+fp64 < %s | FileCheck %s
11 @llvm_mips_sldi_b_ARG1 = global <16 x i8> <i8 0, i8 1, i8 2, i8 3, i8 4, i8 5, i8 6, i8 7, i8 8, i8 9, i8 10, i8 11, i8 12, i8 13, i8 14, i8 15>, align 16
12 @llvm_mips_sldi_b_RES = global <16 x i8> <i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0>, align 16
14 define void @llvm_mips_sldi_b_test() nounwind {
16 %0 = load <16 x i8>* @llvm_mips_sldi_b_ARG1
17 %1 = tail call <16 x i8> @llvm.mips.sldi.b(<16 x i8> %0, i32 1)
18 store <16 x i8> %1, <16 x i8>* @llvm_mips_sldi_b_RES
22 declare <16 x i8> @llvm.mips.sldi.b(<16 x i8>, i32) nounwind
24 ; CHECK: llvm_mips_sldi_b_test:
28 ; CHECK: .size llvm_mips_sldi_b_test
30 @llvm_mips_sldi_h_ARG1 = global <8 x i16> <i16 0, i16 1, i16 2, i16 3, i16 4, i16 5, i16 6, i16 7>, align 16
31 @llvm_mips_sldi_h_RES = global <8 x i16> <i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0>, align 16
33 define void @llvm_mips_sldi_h_test() nounwind {
35 %0 = load <8 x i16>* @llvm_mips_sldi_h_ARG1
36 %1 = tail call <8 x i16> @llvm.mips.sldi.h(<8 x i16> %0, i32 1)
37 store <8 x i16> %1, <8 x i16>* @llvm_mips_sldi_h_RES
41 declare <8 x i16> @llvm.mips.sldi.h(<8 x i16>, i32) nounwind
43 ; CHECK: llvm_mips_sldi_h_test:
47 ; CHECK: .size llvm_mips_sldi_h_test
49 @llvm_mips_sldi_w_ARG1 = global <4 x i32> <i32 0, i32 1, i32 2, i32 3>, align 16
50 @llvm_mips_sldi_w_RES = global <4 x i32> <i32 0, i32 0, i32 0, i32 0>, align 16
52 define void @llvm_mips_sldi_w_test() nounwind {
54 %0 = load <4 x i32>* @llvm_mips_sldi_w_ARG1
55 %1 = tail call <4 x i32> @llvm.mips.sldi.w(<4 x i32> %0, i32 1)
56 store <4 x i32> %1, <4 x i32>* @llvm_mips_sldi_w_RES
60 declare <4 x i32> @llvm.mips.sldi.w(<4 x i32>, i32) nounwind
62 ; CHECK: llvm_mips_sldi_w_test:
66 ; CHECK: .size llvm_mips_sldi_w_test
68 @llvm_mips_sldi_d_ARG1 = global <2 x i64> <i64 0, i64 1>, align 16
69 @llvm_mips_sldi_d_RES = global <2 x i64> <i64 0, i64 0>, align 16
71 define void @llvm_mips_sldi_d_test() nounwind {
73 %0 = load <2 x i64>* @llvm_mips_sldi_d_ARG1
74 %1 = tail call <2 x i64> @llvm.mips.sldi.d(<2 x i64> %0, i32 1)
75 store <2 x i64> %1, <2 x i64>* @llvm_mips_sldi_d_RES
79 declare <2 x i64> @llvm.mips.sldi.d(<2 x i64>, i32) nounwind
81 ; CHECK: llvm_mips_sldi_d_test:
85 ; CHECK: .size llvm_mips_sldi_d_test
87 @llvm_mips_splati_b_ARG1 = global <16 x i8> <i8 0, i8 1, i8 2, i8 3, i8 4, i8 5, i8 6, i8 7, i8 8, i8 9, i8 10, i8 11, i8 12, i8 13, i8 14, i8 15>, align 16
88 @llvm_mips_splati_b_RES = global <16 x i8> <i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0>, align 16
90 define void @llvm_mips_splati_b_test() nounwind {
92 %0 = load <16 x i8>* @llvm_mips_splati_b_ARG1
93 %1 = tail call <16 x i8> @llvm.mips.splati.b(<16 x i8> %0, i32 1)
94 store <16 x i8> %1, <16 x i8>* @llvm_mips_splati_b_RES
98 declare <16 x i8> @llvm.mips.splati.b(<16 x i8>, i32) nounwind
100 ; CHECK: llvm_mips_splati_b_test:
104 ; CHECK: .size llvm_mips_splati_b_test
106 @llvm_mips_splati_h_ARG1 = global <8 x i16> <i16 0, i16 1, i16 2, i16 3, i16 4, i16 5, i16 6, i16 7>, align 16
107 @llvm_mips_splati_h_RES = global <8 x i16> <i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0>, align 16
109 define void @llvm_mips_splati_h_test() nounwind {
111 %0 = load <8 x i16>* @llvm_mips_splati_h_ARG1
112 %1 = tail call <8 x i16> @llvm.mips.splati.h(<8 x i16> %0, i32 1)
113 store <8 x i16> %1, <8 x i16>* @llvm_mips_splati_h_RES
117 declare <8 x i16> @llvm.mips.splati.h(<8 x i16>, i32) nounwind
119 ; CHECK: llvm_mips_splati_h_test:
123 ; CHECK: .size llvm_mips_splati_h_test
125 @llvm_mips_splati_w_ARG1 = global <4 x i32> <i32 0, i32 1, i32 2, i32 3>, align 16
126 @llvm_mips_splati_w_RES = global <4 x i32> <i32 0, i32 0, i32 0, i32 0>, align 16
128 define void @llvm_mips_splati_w_test() nounwind {
130 %0 = load <4 x i32>* @llvm_mips_splati_w_ARG1
131 %1 = tail call <4 x i32> @llvm.mips.splati.w(<4 x i32> %0, i32 1)
132 store <4 x i32> %1, <4 x i32>* @llvm_mips_splati_w_RES
136 declare <4 x i32> @llvm.mips.splati.w(<4 x i32>, i32) nounwind
138 ; CHECK: llvm_mips_splati_w_test:
142 ; CHECK: .size llvm_mips_splati_w_test
144 @llvm_mips_splati_d_ARG1 = global <2 x i64> <i64 0, i64 1>, align 16
145 @llvm_mips_splati_d_RES = global <2 x i64> <i64 0, i64 0>, align 16
147 define void @llvm_mips_splati_d_test() nounwind {
149 %0 = load <2 x i64>* @llvm_mips_splati_d_ARG1
150 %1 = tail call <2 x i64> @llvm.mips.splati.d(<2 x i64> %0, i32 1)
151 store <2 x i64> %1, <2 x i64>* @llvm_mips_splati_d_RES
155 declare <2 x i64> @llvm.mips.splati.d(<2 x i64>, i32) nounwind
157 ; CHECK: llvm_mips_splati_d_test:
161 ; CHECK: .size llvm_mips_splati_d_test