1 //===- RegisterInfoEmitter.cpp - Generate a Register File Desc. -*- C++ -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This tablegen backend is responsible for emitting a description of a target
11 // register file for a code generator. It uses instances of the Register,
12 // RegisterAliases, and RegisterClass classes to gather this information.
14 //===----------------------------------------------------------------------===//
16 #include "RegisterInfoEmitter.h"
17 #include "CodeGenTarget.h"
18 #include "CodeGenRegisters.h"
20 #include "llvm/ADT/StringExtras.h"
21 #include "llvm/ADT/STLExtras.h"
22 #include "llvm/Support/Format.h"
27 // runEnums - Print out enum values for all of the registers.
29 RegisterInfoEmitter::runEnums(raw_ostream &OS,
30 CodeGenTarget &Target, CodeGenRegBank &Bank) {
31 const std::vector<CodeGenRegister*> &Registers = Bank.getRegisters();
33 std::string Namespace = Registers[0]->TheDef->getValueAsString("Namespace");
35 EmitSourceFileHeader("Target Register Enum Values", OS);
37 OS << "\n#ifdef GET_REGINFO_ENUM\n";
38 OS << "#undef GET_REGINFO_ENUM\n";
40 OS << "namespace llvm {\n\n";
42 if (!Namespace.empty())
43 OS << "namespace " << Namespace << " {\n";
44 OS << "enum {\n NoRegister,\n";
46 for (unsigned i = 0, e = Registers.size(); i != e; ++i)
47 OS << " " << Registers[i]->getName() << " = " <<
48 Registers[i]->EnumValue << ",\n";
49 assert(Registers.size() == Registers[Registers.size()-1]->EnumValue &&
50 "Register enum value mismatch!");
51 OS << " NUM_TARGET_REGS \t// " << Registers.size()+1 << "\n";
53 if (!Namespace.empty())
56 const std::vector<CodeGenRegisterClass> &RegisterClasses =
57 Target.getRegisterClasses();
58 if (!RegisterClasses.empty()) {
59 OS << "\n// Register classes\n";
60 if (!Namespace.empty())
61 OS << "namespace " << Namespace << " {\n";
63 for (unsigned i = 0, e = RegisterClasses.size(); i != e; ++i) {
65 OS << " " << RegisterClasses[i].getName() << "RegClassID";
69 if (!Namespace.empty())
73 const std::vector<Record*> RegAltNameIndices = Target.getRegAltNameIndices();
74 // If the only definition is the default NoRegAltName, we don't need to
76 if (RegAltNameIndices.size() > 1) {
77 OS << "\n// Register alternate name indices\n";
78 if (!Namespace.empty())
79 OS << "namespace " << Namespace << " {\n";
81 for (unsigned i = 0, e = RegAltNameIndices.size(); i != e; ++i)
82 OS << " " << RegAltNameIndices[i]->getName() << ",\t// " << i << "\n";
83 OS << " NUM_TARGET_REG_ALT_NAMES = " << RegAltNameIndices.size() << "\n";
85 if (!Namespace.empty())
90 OS << "} // End llvm namespace \n";
91 OS << "#endif // GET_REGINFO_ENUM\n\n";
95 // runMCDesc - Print out MC register descriptions.
98 RegisterInfoEmitter::runMCDesc(raw_ostream &OS, CodeGenTarget &Target,
99 CodeGenRegBank &RegBank) {
100 EmitSourceFileHeader("MC Register Information", OS);
102 OS << "\n#ifdef GET_REGINFO_MC_DESC\n";
103 OS << "#undef GET_REGINFO_MC_DESC\n";
105 std::map<const CodeGenRegister*, CodeGenRegister::Set> Overlaps;
106 RegBank.computeOverlaps(Overlaps);
108 OS << "namespace llvm {\n\n";
110 const std::string &TargetName = Target.getName();
111 std::string ClassName = TargetName + "GenMCRegisterInfo";
112 OS << "struct " << ClassName << " : public MCRegisterInfo {\n"
113 << " explicit " << ClassName << "(const MCRegisterDesc *D);\n";
116 OS << "\nnamespace {\n";
118 const std::vector<CodeGenRegister*> &Regs = RegBank.getRegisters();
120 // Emit an overlap list for all registers.
121 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
122 const CodeGenRegister *Reg = Regs[i];
123 const CodeGenRegister::Set &O = Overlaps[Reg];
124 // Move Reg to the front so TRI::getAliasSet can share the list.
125 OS << " const unsigned " << Reg->getName() << "_Overlaps[] = { "
126 << getQualifiedName(Reg->TheDef) << ", ";
127 for (CodeGenRegister::Set::const_iterator I = O.begin(), E = O.end();
130 OS << getQualifiedName((*I)->TheDef) << ", ";
134 // Emit the empty sub-registers list
135 OS << " const unsigned Empty_SubRegsSet[] = { 0 };\n";
136 // Loop over all of the registers which have sub-registers, emitting the
137 // sub-registers list to memory.
138 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
139 const CodeGenRegister &Reg = *Regs[i];
140 if (Reg.getSubRegs().empty())
142 // getSubRegs() orders by SubRegIndex. We want a topological order.
143 SetVector<CodeGenRegister*> SR;
144 Reg.addSubRegsPreOrder(SR);
145 OS << " const unsigned " << Reg.getName() << "_SubRegsSet[] = { ";
146 for (unsigned j = 0, je = SR.size(); j != je; ++j)
147 OS << getQualifiedName(SR[j]->TheDef) << ", ";
151 // Emit the empty super-registers list
152 OS << " const unsigned Empty_SuperRegsSet[] = { 0 };\n";
153 // Loop over all of the registers which have super-registers, emitting the
154 // super-registers list to memory.
155 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
156 const CodeGenRegister &Reg = *Regs[i];
157 const CodeGenRegister::SuperRegList &SR = Reg.getSuperRegs();
160 OS << " const unsigned " << Reg.getName() << "_SuperRegsSet[] = { ";
161 for (unsigned j = 0, je = SR.size(); j != je; ++j)
162 OS << getQualifiedName(SR[j]->TheDef) << ", ";
166 OS << "\n const MCRegisterDesc " << TargetName
167 << "RegDesc[] = { // Descriptors\n";
168 OS << " { \"NOREG\",\t0,\t0,\t0 },\n";
170 // Now that register alias and sub-registers sets have been emitted, emit the
171 // register descriptors now.
172 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
173 const CodeGenRegister &Reg = *Regs[i];
175 OS << Reg.getName() << "\",\t" << Reg.getName() << "_Overlaps,\t";
176 if (!Reg.getSubRegs().empty())
177 OS << Reg.getName() << "_SubRegsSet,\t";
179 OS << "Empty_SubRegsSet,\t";
180 if (!Reg.getSuperRegs().empty())
181 OS << Reg.getName() << "_SuperRegsSet";
183 OS << "Empty_SuperRegsSet";
186 OS << " };\n"; // End of register descriptors...
188 OS << "}\n\n"; // End of anonymous namespace...
190 // MCRegisterInfo initialization routine.
191 OS << "static inline void Init" << TargetName
192 << "MCRegisterInfo(MCRegisterInfo *RI) {\n";
193 OS << " RI->InitMCRegisterInfo(" << TargetName << "RegDesc, "
194 << Regs.size()+1 << ");\n}\n\n";
196 OS << "} // End llvm namespace \n";
197 OS << "#endif // GET_REGINFO_MC_DESC\n\n";
201 RegisterInfoEmitter::runTargetHeader(raw_ostream &OS, CodeGenTarget &Target,
202 CodeGenRegBank &RegBank) {
203 EmitSourceFileHeader("Register Information Header Fragment", OS);
205 OS << "\n#ifdef GET_REGINFO_HEADER\n";
206 OS << "#undef GET_REGINFO_HEADER\n";
208 const std::string &TargetName = Target.getName();
209 std::string ClassName = TargetName + "GenRegisterInfo";
211 OS << "#include \"llvm/Target/TargetRegisterInfo.h\"\n";
212 OS << "#include <string>\n\n";
214 OS << "namespace llvm {\n\n";
216 OS << "struct " << ClassName << " : public TargetRegisterInfo {\n"
217 << " explicit " << ClassName
218 << "(int CallFrameSetupOpcode = -1, int CallFrameDestroyOpcode = -1);\n"
219 << " virtual int getDwarfRegNumFull(unsigned RegNum, "
220 << "unsigned Flavour) const;\n"
221 << " virtual int getLLVMRegNumFull(unsigned DwarfRegNum, "
222 << "unsigned Flavour) const;\n"
223 << " virtual int getDwarfRegNum(unsigned RegNum, bool isEH) const = 0;\n"
224 << " virtual bool needsStackRealignment(const MachineFunction &) const\n"
225 << " { return false; }\n"
226 << " unsigned getSubReg(unsigned RegNo, unsigned Index) const;\n"
227 << " unsigned getSubRegIndex(unsigned RegNo, unsigned SubRegNo) const;\n"
228 << " unsigned composeSubRegIndices(unsigned, unsigned) const;\n"
231 const std::vector<Record*> &SubRegIndices = RegBank.getSubRegIndices();
232 if (!SubRegIndices.empty()) {
233 OS << "\n// Subregister indices\n";
234 std::string Namespace = SubRegIndices[0]->getValueAsString("Namespace");
235 if (!Namespace.empty())
236 OS << "namespace " << Namespace << " {\n";
237 OS << "enum {\n NoSubRegister,\n";
238 for (unsigned i = 0, e = RegBank.getNumNamedIndices(); i != e; ++i)
239 OS << " " << SubRegIndices[i]->getName() << ",\t// " << i+1 << "\n";
240 OS << " NUM_TARGET_NAMED_SUBREGS = " << SubRegIndices.size()+1 << "\n";
242 if (!Namespace.empty())
246 const std::vector<CodeGenRegisterClass> &RegisterClasses =
247 Target.getRegisterClasses();
249 if (!RegisterClasses.empty()) {
250 OS << "namespace " << RegisterClasses[0].Namespace
251 << " { // Register classes\n";
253 for (unsigned i = 0, e = RegisterClasses.size(); i != e; ++i) {
254 const CodeGenRegisterClass &RC = RegisterClasses[i];
255 const std::string &Name = RC.getName();
257 // Output the register class definition.
258 OS << " struct " << Name << "Class : public TargetRegisterClass {\n"
259 << " " << Name << "Class();\n";
260 if (!RC.AltOrderSelect.empty())
261 OS << " ArrayRef<unsigned> "
262 "getRawAllocationOrder(const MachineFunction&) const;\n";
265 // Output the extern for the instance.
266 OS << " extern " << Name << "Class\t" << Name << "RegClass;\n";
267 // Output the extern for the pointer to the instance (should remove).
268 OS << " static TargetRegisterClass * const "<< Name <<"RegisterClass = &"
269 << Name << "RegClass;\n";
271 OS << "} // end of namespace " << TargetName << "\n\n";
273 OS << "} // End llvm namespace \n";
274 OS << "#endif // GET_REGINFO_HEADER\n\n";
278 // runTargetDesc - Output the target register and register file descriptions.
281 RegisterInfoEmitter::runTargetDesc(raw_ostream &OS, CodeGenTarget &Target,
282 CodeGenRegBank &RegBank){
283 EmitSourceFileHeader("Target Register and Register Classes Information", OS);
285 OS << "\n#ifdef GET_REGINFO_TARGET_DESC\n";
286 OS << "#undef GET_REGINFO_TARGET_DESC\n";
288 OS << "namespace llvm {\n\n";
290 // Start out by emitting each of the register classes.
291 const std::vector<CodeGenRegisterClass> &RegisterClasses =
292 Target.getRegisterClasses();
294 // Collect all registers belonging to any allocatable class.
295 std::set<Record*> AllocatableRegs;
297 // Loop over all of the register classes... emitting each one.
298 OS << "namespace { // Register classes...\n";
300 // Emit the register enum value arrays for each RegisterClass
301 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) {
302 const CodeGenRegisterClass &RC = RegisterClasses[rc];
303 ArrayRef<Record*> Order = RC.getOrder();
305 // Collect allocatable registers.
307 AllocatableRegs.insert(Order.begin(), Order.end());
309 // Give the register class a legal C name if it's anonymous.
310 std::string Name = RC.getName();
312 // Emit the register list now.
313 OS << " // " << Name << " Register Class...\n"
314 << " static const unsigned " << Name
316 for (unsigned i = 0, e = Order.size(); i != e; ++i) {
317 Record *Reg = Order[i];
318 OS << getQualifiedName(Reg) << ", ";
323 // Emit the ValueType arrays for each RegisterClass
324 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) {
325 const CodeGenRegisterClass &RC = RegisterClasses[rc];
327 // Give the register class a legal C name if it's anonymous.
328 std::string Name = RC.getName() + "VTs";
330 // Emit the register list now.
332 << " Register Class Value Types...\n"
333 << " static const EVT " << Name
335 for (unsigned i = 0, e = RC.VTs.size(); i != e; ++i)
336 OS << getEnumName(RC.VTs[i]) << ", ";
337 OS << "MVT::Other\n };\n\n";
339 OS << "} // end anonymous namespace\n\n";
341 // Now that all of the structs have been emitted, emit the instances.
342 if (!RegisterClasses.empty()) {
343 OS << "namespace " << RegisterClasses[0].Namespace
344 << " { // Register class instances\n";
345 for (unsigned i = 0, e = RegisterClasses.size(); i != e; ++i)
346 OS << " " << RegisterClasses[i].getName() << "Class\t"
347 << RegisterClasses[i].getName() << "RegClass;\n";
349 std::map<unsigned, std::set<unsigned> > SuperClassMap;
350 std::map<unsigned, std::set<unsigned> > SuperRegClassMap;
353 unsigned NumSubRegIndices = RegBank.getSubRegIndices().size();
355 if (NumSubRegIndices) {
356 // Emit the sub-register classes for each RegisterClass
357 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) {
358 const CodeGenRegisterClass &RC = RegisterClasses[rc];
359 std::vector<Record*> SRC(NumSubRegIndices);
360 for (DenseMap<Record*,Record*>::const_iterator
361 i = RC.SubRegClasses.begin(),
362 e = RC.SubRegClasses.end(); i != e; ++i) {
364 unsigned idx = RegBank.getSubRegIndexNo(i->first);
365 SRC.at(idx-1) = i->second;
367 // Find the register class number of i->second for SuperRegClassMap.
368 for (unsigned rc2 = 0, e2 = RegisterClasses.size(); rc2 != e2; ++rc2) {
369 const CodeGenRegisterClass &RC2 = RegisterClasses[rc2];
370 if (RC2.TheDef == i->second) {
371 SuperRegClassMap[rc2].insert(rc);
377 // Give the register class a legal C name if it's anonymous.
378 std::string Name = RC.TheDef->getName();
381 << " Sub-register Classes...\n"
382 << " static const TargetRegisterClass* const "
383 << Name << "SubRegClasses[] = {\n ";
385 for (unsigned idx = 0; idx != NumSubRegIndices; ++idx) {
389 OS << "&" << getQualifiedName(SRC[idx]) << "RegClass";
396 // Emit the super-register classes for each RegisterClass
397 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) {
398 const CodeGenRegisterClass &RC = RegisterClasses[rc];
400 // Give the register class a legal C name if it's anonymous.
401 std::string Name = RC.TheDef->getName();
404 << " Super-register Classes...\n"
405 << " static const TargetRegisterClass* const "
406 << Name << "SuperRegClasses[] = {\n ";
409 std::map<unsigned, std::set<unsigned> >::iterator I =
410 SuperRegClassMap.find(rc);
411 if (I != SuperRegClassMap.end()) {
412 for (std::set<unsigned>::iterator II = I->second.begin(),
413 EE = I->second.end(); II != EE; ++II) {
414 const CodeGenRegisterClass &RC2 = RegisterClasses[*II];
417 OS << "&" << getQualifiedName(RC2.TheDef) << "RegClass";
422 OS << (!Empty ? ", " : "") << "NULL";
426 // No subregindices in this target
427 OS << " static const TargetRegisterClass* const "
428 << "NullRegClasses[] = { NULL };\n\n";
431 // Emit the sub-classes array for each RegisterClass
432 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) {
433 const CodeGenRegisterClass &RC = RegisterClasses[rc];
435 // Give the register class a legal C name if it's anonymous.
436 std::string Name = RC.TheDef->getName();
439 << " Register Class sub-classes...\n"
440 << " static const TargetRegisterClass* const "
441 << Name << "Subclasses[] = {\n ";
444 for (unsigned rc2 = 0, e2 = RegisterClasses.size(); rc2 != e2; ++rc2) {
445 const CodeGenRegisterClass &RC2 = RegisterClasses[rc2];
447 // Sub-classes are used to determine if a virtual register can be used
448 // as an instruction operand, or if it must be copied first.
449 if (rc == rc2 || !RC.hasSubClass(&RC2)) continue;
451 if (!Empty) OS << ", ";
452 OS << "&" << getQualifiedName(RC2.TheDef) << "RegClass";
455 std::map<unsigned, std::set<unsigned> >::iterator SCMI =
456 SuperClassMap.find(rc2);
457 if (SCMI == SuperClassMap.end()) {
458 SuperClassMap.insert(std::make_pair(rc2, std::set<unsigned>()));
459 SCMI = SuperClassMap.find(rc2);
461 SCMI->second.insert(rc);
464 OS << (!Empty ? ", " : "") << "NULL";
468 for (unsigned rc = 0, e = RegisterClasses.size(); rc != e; ++rc) {
469 const CodeGenRegisterClass &RC = RegisterClasses[rc];
471 // Give the register class a legal C name if it's anonymous.
472 std::string Name = RC.TheDef->getName();
475 << " Register Class super-classes...\n"
476 << " static const TargetRegisterClass* const "
477 << Name << "Superclasses[] = {\n ";
480 std::map<unsigned, std::set<unsigned> >::iterator I =
481 SuperClassMap.find(rc);
482 if (I != SuperClassMap.end()) {
483 for (std::set<unsigned>::iterator II = I->second.begin(),
484 EE = I->second.end(); II != EE; ++II) {
485 const CodeGenRegisterClass &RC2 = RegisterClasses[*II];
486 if (!Empty) OS << ", ";
487 OS << "&" << getQualifiedName(RC2.TheDef) << "RegClass";
492 OS << (!Empty ? ", " : "") << "NULL";
497 for (unsigned i = 0, e = RegisterClasses.size(); i != e; ++i) {
498 const CodeGenRegisterClass &RC = RegisterClasses[i];
499 OS << RC.getName() << "Class::" << RC.getName()
500 << "Class() : TargetRegisterClass("
501 << RC.getName() + "RegClassID" << ", "
502 << '\"' << RC.getName() << "\", "
503 << RC.getName() + "VTs" << ", "
504 << RC.getName() + "Subclasses" << ", "
505 << RC.getName() + "Superclasses" << ", "
506 << (NumSubRegIndices ? RC.getName() + "Sub" : std::string("Null"))
508 << (NumSubRegIndices ? RC.getName() + "Super" : std::string("Null"))
510 << RC.SpillSize/8 << ", "
511 << RC.SpillAlignment/8 << ", "
512 << RC.CopyCost << ", "
513 << RC.Allocatable << ", "
514 << RC.getName() << ", " << RC.getName() << " + "
515 << RC.getOrder().size()
517 if (!RC.AltOrderSelect.empty()) {
518 OS << "\nstatic inline unsigned " << RC.getName()
519 << "AltOrderSelect(const MachineFunction &MF) {"
520 << RC.AltOrderSelect << "}\n\nArrayRef<unsigned> "
521 << RC.getName() << "Class::"
522 << "getRawAllocationOrder(const MachineFunction &MF) const {\n";
523 for (unsigned oi = 1 , oe = RC.getNumOrders(); oi != oe; ++oi) {
524 ArrayRef<Record*> Elems = RC.getOrder(oi);
525 OS << " static const unsigned AltOrder" << oi << "[] = {";
526 for (unsigned elem = 0; elem != Elems.size(); ++elem)
527 OS << (elem ? ", " : " ") << getQualifiedName(Elems[elem]);
530 OS << " static const ArrayRef<unsigned> Order[] = {\n"
531 << " ArrayRef<unsigned>(" << RC.getName();
532 for (unsigned oi = 1, oe = RC.getNumOrders(); oi != oe; ++oi)
533 OS << "),\n ArrayRef<unsigned>(AltOrder" << oi;
534 OS << ")\n };\n const unsigned Select = " << RC.getName()
535 << "AltOrderSelect(MF);\n assert(Select < " << RC.getNumOrders()
536 << ");\n return Order[Select];\n}\n";
543 OS << "\nnamespace {\n";
544 OS << " const TargetRegisterClass* const RegisterClasses[] = {\n";
545 for (unsigned i = 0, e = RegisterClasses.size(); i != e; ++i)
546 OS << " &" << getQualifiedName(RegisterClasses[i].TheDef)
550 // Emit extra information about registers.
551 const std::string &TargetName = Target.getName();
552 OS << "\n static const TargetRegisterInfoDesc "
553 << TargetName << "RegInfoDesc[] = "
554 << "{ // Extra Descriptors\n";
555 OS << " { 0, 0 },\n";
557 const std::vector<CodeGenRegister*> &Regs = RegBank.getRegisters();
558 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
559 const CodeGenRegister &Reg = *Regs[i];
561 OS << Reg.CostPerUse << ", "
562 << int(AllocatableRegs.count(Reg.TheDef)) << " },\n";
564 OS << " };\n"; // End of register descriptors...
567 // Calculate the mapping of subregister+index pairs to physical registers.
568 // This will also create further anonymous indexes.
569 unsigned NamedIndices = RegBank.getNumNamedIndices();
571 // Emit SubRegIndex names, skipping 0
572 const std::vector<Record*> &SubRegIndices = RegBank.getSubRegIndices();
573 OS << "\n const char *const SubRegIndexTable[] = { \"";
574 for (unsigned i = 0, e = SubRegIndices.size(); i != e; ++i) {
575 OS << SubRegIndices[i]->getName();
581 // Emit names of the anonymus subreg indexes.
582 if (SubRegIndices.size() > NamedIndices) {
584 for (unsigned i = NamedIndices, e = SubRegIndices.size(); i != e; ++i) {
585 OS << "\n " << SubRegIndices[i]->getName() << " = " << i+1;
591 OS << "}\n\n"; // End of anonymous namespace...
593 std::string ClassName = Target.getName() + "GenRegisterInfo";
595 // Emit the subregister + index mapping function based on the information
597 OS << "unsigned " << ClassName
598 << "::getSubReg(unsigned RegNo, unsigned Index) const {\n"
599 << " switch (RegNo) {\n"
600 << " default:\n return 0;\n";
601 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
602 const CodeGenRegister::SubRegMap &SRM = Regs[i]->getSubRegs();
605 OS << " case " << getQualifiedName(Regs[i]->TheDef) << ":\n";
606 OS << " switch (Index) {\n";
607 OS << " default: return 0;\n";
608 for (CodeGenRegister::SubRegMap::const_iterator ii = SRM.begin(),
609 ie = SRM.end(); ii != ie; ++ii)
610 OS << " case " << getQualifiedName(ii->first)
611 << ": return " << getQualifiedName(ii->second->TheDef) << ";\n";
612 OS << " };\n" << " break;\n";
615 OS << " return 0;\n";
618 OS << "unsigned " << ClassName
619 << "::getSubRegIndex(unsigned RegNo, unsigned SubRegNo) const {\n"
620 << " switch (RegNo) {\n"
621 << " default:\n return 0;\n";
622 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
623 const CodeGenRegister::SubRegMap &SRM = Regs[i]->getSubRegs();
626 OS << " case " << getQualifiedName(Regs[i]->TheDef) << ":\n";
627 for (CodeGenRegister::SubRegMap::const_iterator ii = SRM.begin(),
628 ie = SRM.end(); ii != ie; ++ii)
629 OS << " if (SubRegNo == " << getQualifiedName(ii->second->TheDef)
630 << ") return " << getQualifiedName(ii->first) << ";\n";
631 OS << " return 0;\n";
634 OS << " return 0;\n";
637 // Emit composeSubRegIndices
638 OS << "unsigned " << ClassName
639 << "::composeSubRegIndices(unsigned IdxA, unsigned IdxB) const {\n"
640 << " switch (IdxA) {\n"
641 << " default:\n return IdxB;\n";
642 for (unsigned i = 0, e = SubRegIndices.size(); i != e; ++i) {
644 for (unsigned j = 0; j != e; ++j) {
645 if (Record *Comp = RegBank.getCompositeSubRegIndex(SubRegIndices[i],
648 OS << " case " << getQualifiedName(SubRegIndices[i])
649 << ": switch(IdxB) {\n default: return IdxB;\n";
652 OS << " case " << getQualifiedName(SubRegIndices[j])
653 << ": return " << getQualifiedName(Comp) << ";\n";
661 // Emit the constructor of the class...
662 OS << ClassName << "::" << ClassName
663 << "(int CallFrameSetupOpcode, int CallFrameDestroyOpcode)\n"
664 << " : TargetRegisterInfo(" << TargetName << "RegInfoDesc"
665 << ", RegisterClasses, RegisterClasses+" << RegisterClasses.size() <<",\n"
666 << " SubRegIndexTable,\n"
667 << " CallFrameSetupOpcode, CallFrameDestroyOpcode) {\n"
668 << " InitMCRegisterInfo(" << TargetName << "RegDesc, "
669 << Regs.size()+1 << ");\n"
672 // Collect all information about dwarf register numbers
673 typedef std::map<Record*, std::vector<int64_t>, LessRecord> DwarfRegNumsMapTy;
674 DwarfRegNumsMapTy DwarfRegNums;
676 // First, just pull all provided information to the map
677 unsigned maxLength = 0;
678 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
679 Record *Reg = Regs[i]->TheDef;
680 std::vector<int64_t> RegNums = Reg->getValueAsListOfInts("DwarfNumbers");
681 maxLength = std::max((size_t)maxLength, RegNums.size());
682 if (DwarfRegNums.count(Reg))
683 errs() << "Warning: DWARF numbers for register " << getQualifiedName(Reg)
684 << "specified multiple times\n";
685 DwarfRegNums[Reg] = RegNums;
688 // Now we know maximal length of number list. Append -1's, where needed
689 for (DwarfRegNumsMapTy::iterator
690 I = DwarfRegNums.begin(), E = DwarfRegNums.end(); I != E; ++I)
691 for (unsigned i = I->second.size(), e = maxLength; i != e; ++i)
692 I->second.push_back(-1);
694 // Emit reverse information about the dwarf register numbers.
695 OS << "int " << ClassName << "::getLLVMRegNumFull(unsigned DwarfRegNum, "
696 << "unsigned Flavour) const {\n"
697 << " switch (Flavour) {\n"
699 << " assert(0 && \"Unknown DWARF flavour\");\n"
702 for (unsigned i = 0, e = maxLength; i != e; ++i) {
703 OS << " case " << i << ":\n"
704 << " switch (DwarfRegNum) {\n"
706 << " assert(0 && \"Invalid DwarfRegNum\");\n"
709 for (DwarfRegNumsMapTy::iterator
710 I = DwarfRegNums.begin(), E = DwarfRegNums.end(); I != E; ++I) {
711 int DwarfRegNo = I->second[i];
713 OS << " case " << DwarfRegNo << ":\n"
714 << " return " << getQualifiedName(I->first) << ";\n";
721 for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
722 Record *Reg = Regs[i]->TheDef;
723 const RecordVal *V = Reg->getValue("DwarfAlias");
724 if (!V || !V->getValue())
727 DefInit *DI = dynamic_cast<DefInit*>(V->getValue());
728 Record *Alias = DI->getDef();
729 DwarfRegNums[Reg] = DwarfRegNums[Alias];
732 // Emit information about the dwarf register numbers.
733 OS << "int " << ClassName << "::getDwarfRegNumFull(unsigned RegNum, "
734 << "unsigned Flavour) const {\n"
735 << " switch (Flavour) {\n"
737 << " assert(0 && \"Unknown DWARF flavour\");\n"
740 for (unsigned i = 0, e = maxLength; i != e; ++i) {
741 OS << " case " << i << ":\n"
742 << " switch (RegNum) {\n"
744 << " assert(0 && \"Invalid RegNum\");\n"
747 // Sort by name to get a stable order.
750 for (DwarfRegNumsMapTy::iterator
751 I = DwarfRegNums.begin(), E = DwarfRegNums.end(); I != E; ++I) {
752 int RegNo = I->second[i];
753 OS << " case " << getQualifiedName(I->first) << ":\n"
754 << " return " << RegNo << ";\n";
761 OS << "} // End llvm namespace \n";
762 OS << "#endif // GET_REGINFO_TARGET_DESC\n\n";
765 void RegisterInfoEmitter::run(raw_ostream &OS) {
766 CodeGenTarget Target(Records);
767 CodeGenRegBank &RegBank = Target.getRegBank();
768 RegBank.computeDerivedInfo();
770 runEnums(OS, Target, RegBank);
771 runMCDesc(OS, Target, RegBank);
772 runTargetHeader(OS, Target, RegBank);
773 runTargetDesc(OS, Target, RegBank);