; RUN: llc -march=mips -mattr=+msa < %s | FileCheck -check-prefix=MIPS32 %s @v16i8 = global <16 x i8> @v8i16 = global <8 x i16> @v4i32 = global <4 x i32> @v2i64 = global <2 x i64> @i64 = global i64 0 define void @const_v16i8() nounwind { ; MIPS32: const_v16i8: store volatile <16 x i8> , <16 x i8>*@v16i8 ; MIPS32: ldi.b [[R1:\$w[0-9]+]], 0 store volatile <16 x i8> , <16 x i8>*@v16i8 ; MIPS32: ldi.b [[R1:\$w[0-9]+]], 1 store volatile <16 x i8> , <16 x i8>*@v16i8 ; MIPS32: ld.b [[R1:\$w[0-9]+]], %lo( store volatile <16 x i8> , <16 x i8>*@v16i8 ; MIPS32: ld.b [[R1:\$w[0-9]+]], %lo( store volatile <16 x i8> , <16 x i8>*@v16i8 ; MIPS32: ldi.h [[R1:\$w[0-9]+]], 258 store volatile <16 x i8> , <16 x i8>*@v16i8 ; MIPS32-DAG: lui [[R2:\$[0-9]+]], 258 ; MIPS32-DAG: ori [[R2]], [[R2]], 772 ; MIPS32-DAG: fill.w [[R1:\$w[0-9]+]], [[R2]] store volatile <16 x i8> , <16 x i8>*@v16i8 ; MIPS32: ld.b [[R1:\$w[0-9]+]], %lo( ret void ; MIPS32: .size const_v16i8 } define void @const_v8i16() nounwind { ; MIPS32: const_v8i16: store volatile <8 x i16> , <8 x i16>*@v8i16 ; MIPS32: ldi.b [[R1:\$w[0-9]+]], 0 store volatile <8 x i16> , <8 x i16>*@v8i16 ; MIPS32: ldi.h [[R1:\$w[0-9]+]], 1 store volatile <8 x i16> , <8 x i16>*@v8i16 ; MIPS32: ld.h [[R1:\$w[0-9]+]], %lo( store volatile <8 x i16> , <8 x i16>*@v8i16 ; MIPS32: ldi.b [[R1:\$w[0-9]+]], 4 store volatile <8 x i16> , <8 x i16>*@v8i16 ; MIPS32-DAG: lui [[R2:\$[0-9]+]], 1 ; MIPS32-DAG: ori [[R2]], [[R2]], 2 ; MIPS32-DAG: fill.w [[R1:\$w[0-9]+]], [[R2]] store volatile <8 x i16> , <8 x i16>*@v8i16 ; MIPS32: ld.h [[R1:\$w[0-9]+]], %lo( ret void ; MIPS32: .size const_v8i16 } define void @const_v4i32() nounwind { ; MIPS32: const_v4i32: store volatile <4 x i32> , <4 x i32>*@v4i32 ; MIPS32: ldi.b [[R1:\$w[0-9]+]], 0 store volatile <4 x i32> , <4 x i32>*@v4i32 ; MIPS32: ldi.w [[R1:\$w[0-9]+]], 1 store volatile <4 x i32> , <4 x i32>*@v4i32 ; MIPS32: ld.w [[R1:\$w[0-9]+]], %lo( store volatile <4 x i32> , <4 x i32>*@v4i32 ; MIPS32: ldi.b [[R1:\$w[0-9]+]], 1 store volatile <4 x i32> , <4 x i32>*@v4i32 ; MIPS32: ldi.h [[R1:\$w[0-9]+]], 1 store volatile <4 x i32> , <4 x i32>*@v4i32 ; MIPS32: ld.w [[R1:\$w[0-9]+]], %lo( store volatile <4 x i32> , <4 x i32>*@v4i32 ; MIPS32: ld.w [[R1:\$w[0-9]+]], %lo( ret void ; MIPS32: .size const_v4i32 } define void @const_v2i64() nounwind { ; MIPS32: const_v2i64: store volatile <2 x i64> , <2 x i64>*@v2i64 ; MIPS32: ldi.b [[R1:\$w[0-9]+]], 0 store volatile <2 x i64> , <2 x i64>*@v2i64 ; MIPS32: ldi.b [[R1:\$w[0-9]+]], 1 store volatile <2 x i64> , <2 x i64>*@v2i64 ; MIPS32: ldi.h [[R1:\$w[0-9]+]], 1 store volatile <2 x i64> , <2 x i64>*@v2i64 ; MIPS32: ldi.w [[R1:\$w[0-9]+]], 1 store volatile <2 x i64> , <2 x i64>*@v2i64 ; MIPS32: ldi.d [[R1:\$w[0-9]+]], 1 store volatile <2 x i64> , <2 x i64>*@v2i64 ; MIPS32: ld.w [[R1:\$w[0-9]+]], %lo( store volatile <2 x i64> , <2 x i64>*@v2i64 ; MIPS32: ld.w [[R1:\$w[0-9]+]], %lo( ret void ; MIPS32: .size const_v2i64 }