; Test the MSA intrinsics that are encoded with the I5 instruction format. ; There are lots of these so this covers those beginning with 'b' ; RUN: llc -march=mips -mattr=+msa,+fp64 < %s | FileCheck %s @llvm_mips_bclri_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_bclri_b_RES = global <16 x i8> , align 16 define void @llvm_mips_bclri_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_bclri_b_ARG1 %1 = tail call <16 x i8> @llvm.mips.bclri.b(<16 x i8> %0, i32 7) store <16 x i8> %1, <16 x i8>* @llvm_mips_bclri_b_RES ret void } declare <16 x i8> @llvm.mips.bclri.b(<16 x i8>, i32) nounwind ; CHECK: llvm_mips_bclri_b_test: ; CHECK: ld.b ; CHECK: bclri.b ; CHECK: st.b ; CHECK: .size llvm_mips_bclri_b_test ; @llvm_mips_bclri_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_bclri_h_RES = global <8 x i16> , align 16 define void @llvm_mips_bclri_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_bclri_h_ARG1 %1 = tail call <8 x i16> @llvm.mips.bclri.h(<8 x i16> %0, i32 7) store <8 x i16> %1, <8 x i16>* @llvm_mips_bclri_h_RES ret void } declare <8 x i16> @llvm.mips.bclri.h(<8 x i16>, i32) nounwind ; CHECK: llvm_mips_bclri_h_test: ; CHECK: ld.h ; CHECK: bclri.h ; CHECK: st.h ; CHECK: .size llvm_mips_bclri_h_test ; @llvm_mips_bclri_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_bclri_w_RES = global <4 x i32> , align 16 define void @llvm_mips_bclri_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_bclri_w_ARG1 %1 = tail call <4 x i32> @llvm.mips.bclri.w(<4 x i32> %0, i32 7) store <4 x i32> %1, <4 x i32>* @llvm_mips_bclri_w_RES ret void } declare <4 x i32> @llvm.mips.bclri.w(<4 x i32>, i32) nounwind ; CHECK: llvm_mips_bclri_w_test: ; CHECK: ld.w ; CHECK: bclri.w ; CHECK: st.w ; CHECK: .size llvm_mips_bclri_w_test ; @llvm_mips_bclri_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_bclri_d_RES = global <2 x i64> , align 16 define void @llvm_mips_bclri_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_bclri_d_ARG1 %1 = tail call <2 x i64> @llvm.mips.bclri.d(<2 x i64> %0, i32 7) store <2 x i64> %1, <2 x i64>* @llvm_mips_bclri_d_RES ret void } declare <2 x i64> @llvm.mips.bclri.d(<2 x i64>, i32) nounwind ; CHECK: llvm_mips_bclri_d_test: ; CHECK: ld.d ; CHECK: bclri.d ; CHECK: st.d ; CHECK: .size llvm_mips_bclri_d_test ; @llvm_mips_binsli_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_binsli_b_RES = global <16 x i8> , align 16 define void @llvm_mips_binsli_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_binsli_b_ARG1 %1 = tail call <16 x i8> @llvm.mips.binsli.b(<16 x i8> %0, i32 7) store <16 x i8> %1, <16 x i8>* @llvm_mips_binsli_b_RES ret void } declare <16 x i8> @llvm.mips.binsli.b(<16 x i8>, i32) nounwind ; CHECK: llvm_mips_binsli_b_test: ; CHECK: ld.b ; CHECK: binsli.b ; CHECK: st.b ; CHECK: .size llvm_mips_binsli_b_test ; @llvm_mips_binsli_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_binsli_h_RES = global <8 x i16> , align 16 define void @llvm_mips_binsli_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_binsli_h_ARG1 %1 = tail call <8 x i16> @llvm.mips.binsli.h(<8 x i16> %0, i32 7) store <8 x i16> %1, <8 x i16>* @llvm_mips_binsli_h_RES ret void } declare <8 x i16> @llvm.mips.binsli.h(<8 x i16>, i32) nounwind ; CHECK: llvm_mips_binsli_h_test: ; CHECK: ld.h ; CHECK: binsli.h ; CHECK: st.h ; CHECK: .size llvm_mips_binsli_h_test ; @llvm_mips_binsli_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_binsli_w_RES = global <4 x i32> , align 16 define void @llvm_mips_binsli_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_binsli_w_ARG1 %1 = tail call <4 x i32> @llvm.mips.binsli.w(<4 x i32> %0, i32 7) store <4 x i32> %1, <4 x i32>* @llvm_mips_binsli_w_RES ret void } declare <4 x i32> @llvm.mips.binsli.w(<4 x i32>, i32) nounwind ; CHECK: llvm_mips_binsli_w_test: ; CHECK: ld.w ; CHECK: binsli.w ; CHECK: st.w ; CHECK: .size llvm_mips_binsli_w_test ; @llvm_mips_binsli_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_binsli_d_RES = global <2 x i64> , align 16 define void @llvm_mips_binsli_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_binsli_d_ARG1 %1 = tail call <2 x i64> @llvm.mips.binsli.d(<2 x i64> %0, i32 7) store <2 x i64> %1, <2 x i64>* @llvm_mips_binsli_d_RES ret void } declare <2 x i64> @llvm.mips.binsli.d(<2 x i64>, i32) nounwind ; CHECK: llvm_mips_binsli_d_test: ; CHECK: ld.d ; CHECK: binsli.d ; CHECK: st.d ; CHECK: .size llvm_mips_binsli_d_test ; @llvm_mips_binsri_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_binsri_b_RES = global <16 x i8> , align 16 define void @llvm_mips_binsri_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_binsri_b_ARG1 %1 = tail call <16 x i8> @llvm.mips.binsri.b(<16 x i8> %0, i32 7) store <16 x i8> %1, <16 x i8>* @llvm_mips_binsri_b_RES ret void } declare <16 x i8> @llvm.mips.binsri.b(<16 x i8>, i32) nounwind ; CHECK: llvm_mips_binsri_b_test: ; CHECK: ld.b ; CHECK: binsri.b ; CHECK: st.b ; CHECK: .size llvm_mips_binsri_b_test ; @llvm_mips_binsri_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_binsri_h_RES = global <8 x i16> , align 16 define void @llvm_mips_binsri_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_binsri_h_ARG1 %1 = tail call <8 x i16> @llvm.mips.binsri.h(<8 x i16> %0, i32 7) store <8 x i16> %1, <8 x i16>* @llvm_mips_binsri_h_RES ret void } declare <8 x i16> @llvm.mips.binsri.h(<8 x i16>, i32) nounwind ; CHECK: llvm_mips_binsri_h_test: ; CHECK: ld.h ; CHECK: binsri.h ; CHECK: st.h ; CHECK: .size llvm_mips_binsri_h_test ; @llvm_mips_binsri_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_binsri_w_RES = global <4 x i32> , align 16 define void @llvm_mips_binsri_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_binsri_w_ARG1 %1 = tail call <4 x i32> @llvm.mips.binsri.w(<4 x i32> %0, i32 7) store <4 x i32> %1, <4 x i32>* @llvm_mips_binsri_w_RES ret void } declare <4 x i32> @llvm.mips.binsri.w(<4 x i32>, i32) nounwind ; CHECK: llvm_mips_binsri_w_test: ; CHECK: ld.w ; CHECK: binsri.w ; CHECK: st.w ; CHECK: .size llvm_mips_binsri_w_test ; @llvm_mips_binsri_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_binsri_d_RES = global <2 x i64> , align 16 define void @llvm_mips_binsri_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_binsri_d_ARG1 %1 = tail call <2 x i64> @llvm.mips.binsri.d(<2 x i64> %0, i32 7) store <2 x i64> %1, <2 x i64>* @llvm_mips_binsri_d_RES ret void } declare <2 x i64> @llvm.mips.binsri.d(<2 x i64>, i32) nounwind ; CHECK: llvm_mips_binsri_d_test: ; CHECK: ld.d ; CHECK: binsri.d ; CHECK: st.d ; CHECK: .size llvm_mips_binsri_d_test ; @llvm_mips_bnegi_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_bnegi_b_RES = global <16 x i8> , align 16 define void @llvm_mips_bnegi_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_bnegi_b_ARG1 %1 = tail call <16 x i8> @llvm.mips.bnegi.b(<16 x i8> %0, i32 7) store <16 x i8> %1, <16 x i8>* @llvm_mips_bnegi_b_RES ret void } declare <16 x i8> @llvm.mips.bnegi.b(<16 x i8>, i32) nounwind ; CHECK: llvm_mips_bnegi_b_test: ; CHECK: ld.b ; CHECK: bnegi.b ; CHECK: st.b ; CHECK: .size llvm_mips_bnegi_b_test ; @llvm_mips_bnegi_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_bnegi_h_RES = global <8 x i16> , align 16 define void @llvm_mips_bnegi_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_bnegi_h_ARG1 %1 = tail call <8 x i16> @llvm.mips.bnegi.h(<8 x i16> %0, i32 7) store <8 x i16> %1, <8 x i16>* @llvm_mips_bnegi_h_RES ret void } declare <8 x i16> @llvm.mips.bnegi.h(<8 x i16>, i32) nounwind ; CHECK: llvm_mips_bnegi_h_test: ; CHECK: ld.h ; CHECK: bnegi.h ; CHECK: st.h ; CHECK: .size llvm_mips_bnegi_h_test ; @llvm_mips_bnegi_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_bnegi_w_RES = global <4 x i32> , align 16 define void @llvm_mips_bnegi_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_bnegi_w_ARG1 %1 = tail call <4 x i32> @llvm.mips.bnegi.w(<4 x i32> %0, i32 7) store <4 x i32> %1, <4 x i32>* @llvm_mips_bnegi_w_RES ret void } declare <4 x i32> @llvm.mips.bnegi.w(<4 x i32>, i32) nounwind ; CHECK: llvm_mips_bnegi_w_test: ; CHECK: ld.w ; CHECK: bnegi.w ; CHECK: st.w ; CHECK: .size llvm_mips_bnegi_w_test ; @llvm_mips_bnegi_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_bnegi_d_RES = global <2 x i64> , align 16 define void @llvm_mips_bnegi_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_bnegi_d_ARG1 %1 = tail call <2 x i64> @llvm.mips.bnegi.d(<2 x i64> %0, i32 7) store <2 x i64> %1, <2 x i64>* @llvm_mips_bnegi_d_RES ret void } declare <2 x i64> @llvm.mips.bnegi.d(<2 x i64>, i32) nounwind ; CHECK: llvm_mips_bnegi_d_test: ; CHECK: ld.d ; CHECK: bnegi.d ; CHECK: st.d ; CHECK: .size llvm_mips_bnegi_d_test ; @llvm_mips_bseti_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_bseti_b_RES = global <16 x i8> , align 16 define void @llvm_mips_bseti_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_bseti_b_ARG1 %1 = tail call <16 x i8> @llvm.mips.bseti.b(<16 x i8> %0, i32 7) store <16 x i8> %1, <16 x i8>* @llvm_mips_bseti_b_RES ret void } declare <16 x i8> @llvm.mips.bseti.b(<16 x i8>, i32) nounwind ; CHECK: llvm_mips_bseti_b_test: ; CHECK: ld.b ; CHECK: bseti.b ; CHECK: st.b ; CHECK: .size llvm_mips_bseti_b_test ; @llvm_mips_bseti_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_bseti_h_RES = global <8 x i16> , align 16 define void @llvm_mips_bseti_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_bseti_h_ARG1 %1 = tail call <8 x i16> @llvm.mips.bseti.h(<8 x i16> %0, i32 7) store <8 x i16> %1, <8 x i16>* @llvm_mips_bseti_h_RES ret void } declare <8 x i16> @llvm.mips.bseti.h(<8 x i16>, i32) nounwind ; CHECK: llvm_mips_bseti_h_test: ; CHECK: ld.h ; CHECK: bseti.h ; CHECK: st.h ; CHECK: .size llvm_mips_bseti_h_test ; @llvm_mips_bseti_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_bseti_w_RES = global <4 x i32> , align 16 define void @llvm_mips_bseti_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_bseti_w_ARG1 %1 = tail call <4 x i32> @llvm.mips.bseti.w(<4 x i32> %0, i32 7) store <4 x i32> %1, <4 x i32>* @llvm_mips_bseti_w_RES ret void } declare <4 x i32> @llvm.mips.bseti.w(<4 x i32>, i32) nounwind ; CHECK: llvm_mips_bseti_w_test: ; CHECK: ld.w ; CHECK: bseti.w ; CHECK: st.w ; CHECK: .size llvm_mips_bseti_w_test ; @llvm_mips_bseti_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_bseti_d_RES = global <2 x i64> , align 16 define void @llvm_mips_bseti_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_bseti_d_ARG1 %1 = tail call <2 x i64> @llvm.mips.bseti.d(<2 x i64> %0, i32 7) store <2 x i64> %1, <2 x i64>* @llvm_mips_bseti_d_RES ret void } declare <2 x i64> @llvm.mips.bseti.d(<2 x i64>, i32) nounwind ; CHECK: llvm_mips_bseti_d_test: ; CHECK: ld.d ; CHECK: bseti.d ; CHECK: st.d ; CHECK: .size llvm_mips_bseti_d_test ;