+#define H5V_EN_MASK BIT(0)
+#define H5V_EN_ENABLE BIT(0)
+#define REF_RDY_CTRL_MASK BIT(1)
+#define REF_RDY_CTRL_ENABLE BIT(1)
+
+/*RK818_DCDC_EN_REG*/
+#define BUCK1_EN_MASK BIT(0)
+#define BUCK2_EN_MASK BIT(1)
+#define BUCK3_EN_MASK BIT(2)
+#define BUCK4_EN_MASK BIT(3)
+#define BOOST_EN_MASK BIT(4)
+#define LDO9_EN_MASK BIT(5)
+#define SWITCH_EN_MASK BIT(6)
+#define OTG_EN_MASK BIT(7)
+
+#define BUCK1_EN_ENABLE BIT(0)
+#define BUCK2_EN_ENABLE BIT(1)
+#define BUCK3_EN_ENABLE BIT(2)
+#define BUCK4_EN_ENABLE BIT(3)
+#define BOOST_EN_ENABLE BIT(4)
+#define LDO9_EN_ENABLE BIT(5)
+#define SWITCH_EN_ENABLE BIT(6)
+#define OTG_EN_ENABLE BIT(7)
+
+/* IRQ Definitions */
+#define RK818_IRQ_VOUT_LO 0
+#define RK818_IRQ_VB_LO 1
+#define RK818_IRQ_PWRON 2
+#define RK818_IRQ_PWRON_LP 3
+#define RK818_IRQ_HOTDIE 4
+#define RK818_IRQ_RTC_ALARM 5
+#define RK818_IRQ_RTC_PERIOD 6
+#define RK818_IRQ_USB_OV 7
+#define RK818_IRQ_PLUG_IN 8
+#define RK818_IRQ_PLUG_OUT 9
+#define RK818_IRQ_CHG_OK 10
+#define RK818_IRQ_CHG_TE 11
+#define RK818_IRQ_CHG_TS1 12
+#define RK818_IRQ_TS2 13
+#define RK818_IRQ_CHG_CVTLIM 14
+#define RK818_IRQ_DISCHG_ILIM 15
+
+#define BUCK1_SLP_SET_MASK BIT(0)
+#define BUCK2_SLP_SET_MASK BIT(1)
+#define BUCK3_SLP_SET_MASK BIT(2)
+#define BUCK4_SLP_SET_MASK BIT(3)
+#define BOOST_SLP_SET_MASK BIT(4)
+#define LDO9_SLP_SET_MASK BIT(5)
+#define SWITCH_SLP_SET_MASK BIT(6)
+#define OTG_SLP_SET_MASK BIT(7)
+
+#define BUCK1_SLP_SET_OFF BIT(0)
+#define BUCK2_SLP_SET_OFF BIT(1)
+#define BUCK3_SLP_SET_OFF BIT(2)
+#define BUCK4_SLP_SET_OFF BIT(3)
+#define BOOST_SLP_SET_OFF BIT(4)
+#define LDO9_SLP_SET_OFF BIT(5)
+#define SWITCH_SLP_SET_OFF BIT(6)
+#define OTG_SLP_SET_OFF BIT(7)
+#define OTG_BOOST_SLP_OFF (BOOST_SLP_SET_OFF | OTG_SLP_SET_OFF)
+
+#define BUCK1_SLP_SET_ON BIT(0)
+#define BUCK2_SLP_SET_ON BIT(1)
+#define BUCK3_SLP_SET_ON BIT(2)
+#define BUCK4_SLP_SET_ON BIT(3)
+#define BOOST_SLP_SET_ON BIT(4)
+#define LDO9_SLP_SET_ON BIT(5)
+#define SWITCH_SLP_SET_ON BIT(6)
+#define OTG_SLP_SET_ON BIT(7)
+
+#define VOUT_LO_MASK BIT(0)
+#define VB_LO_MASK BIT(1)
+#define PWRON_MASK BIT(2)
+#define PWRON_LP_MASK BIT(3)
+#define HOTDIE_MASK BIT(4)
+#define RTC_ALARM_MASK BIT(5)
+#define RTC_PERIOD_MASK BIT(6)
+#define USB_OV_MASK BIT(7)
+
+#define VOUT_LO_DISABLE BIT(0)
+#define VB_LO_DISABLE BIT(1)
+#define PWRON_DISABLE BIT(2)
+#define PWRON_LP_DISABLE BIT(3)
+#define HOTDIE_DISABLE BIT(4)
+#define RTC_ALARM_DISABLE BIT(5)
+#define RTC_PERIOD_DISABLE BIT(6)
+#define USB_OV_INT_DISABLE BIT(7)
+
+#define VOUT_LO_ENABLE (0 << 0)
+#define VB_LO_ENABLE (0 << 1)
+#define PWRON_ENABLE (0 << 2)
+#define PWRON_LP_ENABLE (0 << 3)
+#define HOTDIE_ENABLE (0 << 4)
+#define RTC_ALARM_ENABLE (0 << 5)
+#define RTC_PERIOD_ENABLE (0 << 6)
+#define USB_OV_INT_ENABLE (0 << 7)
+
+#define PLUG_IN_MASK BIT(0)
+#define PLUG_OUT_MASK BIT(1)
+#define CHGOK_MASK BIT(2)
+#define CHGTE_MASK BIT(3)
+#define CHGTS1_MASK BIT(4)
+#define TS2_MASK BIT(5)
+#define CHG_CVTLIM_MASK BIT(6)
+#define DISCHG_ILIM_MASK BIT(7)
+
+#define PLUG_IN_DISABLE BIT(0)
+#define PLUG_OUT_DISABLE BIT(1)
+#define CHGOK_DISABLE BIT(2)
+#define CHGTE_DISABLE BIT(3)
+#define CHGTS1_DISABLE BIT(4)
+#define TS2_DISABLE BIT(5)
+#define CHG_CVTLIM_DISABLE BIT(6)
+#define DISCHG_ILIM_DISABLE BIT(7)
+
+#define PLUG_IN_ENABLE BIT(0)
+#define PLUG_OUT_ENABLE BIT(1)
+#define CHGOK_ENABLE BIT(2)
+#define CHGTE_ENABLE BIT(3)
+#define CHGTS1_ENABLE BIT(4)
+#define TS2_ENABLE BIT(5)
+#define CHG_CVTLIM_ENABLE BIT(6)
+#define DISCHG_ILIM_ENABLE BIT(7)
+
+/* IRQ Definitions */
+#define RK805_IRQ_PWRON_RISE 0
+#define RK805_IRQ_VB_LOW 1
+#define RK805_IRQ_PWRON 2
+#define RK805_IRQ_PWRON_LP 3
+#define RK805_IRQ_HOTDIE 4
+#define RK805_IRQ_RTC_ALARM 5
+#define RK805_IRQ_RTC_PERIOD 6
+#define RK805_IRQ_PWRON_FALL 7
+
+#define RK805_IRQ_PWRON_RISE_MSK BIT(0)
+#define RK805_IRQ_VB_LOW_MSK BIT(1)
+#define RK805_IRQ_PWRON_MSK BIT(2)
+#define RK805_IRQ_PWRON_LP_MSK BIT(3)
+#define RK805_IRQ_HOTDIE_MSK BIT(4)
+#define RK805_IRQ_RTC_ALARM_MSK BIT(5)
+#define RK805_IRQ_RTC_PERIOD_MSK BIT(6)
+#define RK805_IRQ_PWRON_FALL_MSK BIT(7)
+
+#define RK805_PWR_RISE_INT_STATUS BIT(0)
+#define RK805_VB_LOW_INT_STATUS BIT(1)
+#define RK805_PWRON_INT_STATUS BIT(2)
+#define RK805_PWRON_LP_INT_STATUS BIT(3)
+#define RK805_HOTDIE_INT_STATUS BIT(4)
+#define RK805_ALARM_INT_STATUS BIT(5)
+#define RK805_PERIOD_INT_STATUS BIT(6)
+#define RK805_PWR_FALL_INT_STATUS BIT(7)
+
+/*INTERRUPT REGISTER*/
+#define RK805_INT_STS_REG 0x4C
+#define RK805_INT_STS_MSK_REG 0x4D
+#define RK805_GPIO_IO_POL_REG 0x50
+#define RK805_OUT_REG 0x52
+#define RK805_ON_SOURCE_REG 0xAE
+#define RK805_OFF_SOURCE_REG 0xAF
+
+/*POWER CHANNELS ENABLE REGISTER*/
+#define RK805_DCDC_EN_REG 0x23
+#define RK805_SLP_DCDC_EN_REG 0x25
+#define RK805_SLP_LDO_EN_REG 0x26
+#define RK805_LDO_EN_REG 0x27
+
+/*CONFIG REGISTER*/
+#define RK805_THERMAL_REG 0x22
+
+/*BUCK AND LDO CONFIG REGISTER*/
+#define RK805_BUCK_LDO_SLP_LP_EN_REG 0x2A
+#define RK805_BUCK1_CONFIG_REG 0x2E
+#define RK805_BUCK1_ON_VSEL_REG 0x2F
+#define RK805_BUCK1_SLP_VSEL_REG 0x30
+#define RK805_BUCK2_CONFIG_REG 0x32
+#define RK805_BUCK2_ON_VSEL_REG 0x33
+#define RK805_BUCK2_SLP_VSEL_REG 0x34
+#define RK805_BUCK3_CONFIG_REG 0x36
+#define RK805_BUCK4_CONFIG_REG 0x37
+#define RK805_BUCK4_ON_VSEL_REG 0x38
+#define RK805_BUCK4_SLP_VSEL_REG 0x39
+#define RK805_LDO1_ON_VSEL_REG 0x3B
+#define RK805_LDO1_SLP_VSEL_REG 0x3C
+#define RK805_LDO2_ON_VSEL_REG 0x3D
+#define RK805_LDO2_SLP_VSEL_REG 0x3E
+#define RK805_LDO3_ON_VSEL_REG 0x3F
+#define RK805_LDO3_SLP_VSEL_REG 0x40
+#define RK805_OUT_REG 0x52
+#define RK805_ON_SOURCE_REG 0xAE
+#define RK805_OFF_SOURCE_REG 0xAF
+
+#define RK805_NUM_REGULATORS 7
+
+#define RK805_PWRON_FALL_RISE_INT_EN 0x0
+#define RK805_PWRON_FALL_RISE_INT_MSK 0x81
+
+/*VERSION REGISTER*/
+#define RK816_CHIP_NAME_REG 0x17
+#define RK816_CHIP_VER_REG 0x18
+#define RK816_OTP_VER_REG 0x19
+#define RK816_NUM_REGULATORS 12
+
+/*POWER ON/OFF REGISTER*/
+#define RK816_VB_MON_REG 0x21
+#define RK816_THERMAL_REG 0x22
+#define RK816_PWRON_LP_INT_TIME_REG 0x47
+#define RK816_PWRON_DB_REG 0x48
+#define RK816_DEV_CTRL_REG 0x4B
+#define RK816_ON_SOURCE_REG 0xAE
+#define RK816_OFF_SOURCE_REG 0xAF
+
+/*POWER CHANNELS ENABLE REGISTER*/
+#define RK816_DCDC_EN_REG1 0x23
+#define RK816_DCDC_EN_REG2 0x24
+#define RK816_SLP_DCDC_EN_REG 0x25
+#define RK816_SLP_LDO_EN_REG 0x26
+#define RK816_LDO_EN_REG1 0x27
+#define RK816_LDO_EN_REG2 0x28
+
+/*BUCK AND LDO CONFIG REGISTER*/
+#define RK816_BUCK1_CONFIG_REG 0x2E
+#define RK816_BUCK1_ON_VSEL_REG 0x2F
+#define RK816_BUCK1_SLP_VSEL_REG 0x30
+#define RK816_BUCK2_CONFIG_REG 0x32
+#define RK816_BUCK2_ON_VSEL_REG 0x33
+#define RK816_BUCK2_SLP_VSEL_REG 0x34
+#define RK816_BUCK3_CONFIG_REG 0x36
+#define RK816_BUCK4_CONFIG_REG 0x37
+#define RK816_BUCK4_ON_VSEL_REG 0x38
+#define RK816_BUCK4_SLP_VSEL_REG 0x39
+#define RK816_LDO1_ON_VSEL_REG 0x3B
+#define RK816_LDO1_SLP_VSEL_REG 0x3C
+#define RK816_LDO2_ON_VSEL_REG 0x3D
+#define RK816_LDO2_SLP_VSEL_REG 0x3E
+#define RK816_LDO3_ON_VSEL_REG 0x3F
+#define RK816_LDO3_SLP_VSEL_REG 0x40
+#define RK816_LDO4_ON_VSEL_REG 0x41
+#define RK816_LDO4_SLP_VSEL_REG 0x42
+#define RK816_LDO5_ON_VSEL_REG 0x43
+#define RK816_LDO5_SLP_VSEL_REG 0x44
+#define RK816_LDO6_ON_VSEL_REG 0x45
+#define RK816_LDO6_SLP_VSEL_REG 0x46
+
+/*CHARGER BOOST AND OTG REGISTER*/
+#define RK816_OTG_BUCK_LDO_CONFIG_REG 0x2A
+#define RK816_CHRG_CONFIG_REG 0x2B
+#define RK816_BOOST_ON_VESL_REG 0x54
+#define RK816_BOOST_SLP_VSEL_REG 0x55
+#define RK816_CHRG_BOOST_CONFIG_REG 0x9A
+#define RK816_SUP_STS_REG 0xA0
+#define RK816_USB_CTRL_REG 0xA1
+#define RK816_CHRG_CTRL_REG1 0xA3
+#define RK816_CHRG_CTRL_REG2 0xA4
+#define RK816_CHRG_CTRL_REG3 0xA5
+#define RK816_BAT_CTRL_REG 0xA6
+#define RK816_BAT_HTS_TS_REG 0xA8
+#define RK816_BAT_LTS_TS_REG 0xA9
+
+/*INTERRUPT REGISTER*/
+#define RK816_INT_STS_REG1 0x49
+#define RK816_INT_STS_MSK_REG1 0x4A
+#define RK816_INT_STS_REG2 0x4C
+#define RK816_INT_STS_MSK_REG2 0x4D
+#define RK816_INT_STS_REG3 0x4E
+#define RK816_INT_STS_MSK_REG3 0x4F
+#define RK816_GPIO_IO_POL_REG 0x50
+
+#define RK816_DATA18_REG 0xF2
+
+/* IRQ Definitions */
+#define RK816_IRQ_PWRON_FALL 0
+#define RK816_IRQ_PWRON_RISE 1
+#define RK816_IRQ_VB_LOW 2
+#define RK816_IRQ_PWRON 3
+#define RK816_IRQ_PWRON_LP 4
+#define RK816_IRQ_HOTDIE 5
+#define RK816_IRQ_RTC_ALARM 6
+#define RK816_IRQ_RTC_PERIOD 7
+#define RK816_IRQ_USB_OV 8
+#define RK816_IRQ_PLUG_IN 9
+#define RK816_IRQ_PLUG_OUT 10
+#define RK816_IRQ_CHG_OK 11
+#define RK816_IRQ_CHG_TE 12
+#define RK816_IRQ_CHG_TS 13
+#define RK816_IRQ_CHG_CVTLIM 14
+#define RK816_IRQ_DISCHG_ILIM 15
+
+#define RK816_IRQ_PWRON_FALL_MSK BIT(5)
+#define RK816_IRQ_PWRON_RISE_MSK BIT(6)
+#define RK816_IRQ_VB_LOW_MSK BIT(1)
+#define RK816_IRQ_PWRON_MSK BIT(2)
+#define RK816_IRQ_PWRON_LP_MSK BIT(3)
+#define RK816_IRQ_HOTDIE_MSK BIT(4)
+#define RK816_IRQ_RTC_ALARM_MSK BIT(5)
+#define RK816_IRQ_RTC_PERIOD_MSK BIT(6)
+#define RK816_IRQ_USB_OV_MSK BIT(7)
+#define RK816_IRQ_PLUG_IN_MSK BIT(0)
+#define RK816_IRQ_PLUG_OUT_MSK BIT(1)
+#define RK816_IRQ_CHG_OK_MSK BIT(2)
+#define RK816_IRQ_CHG_TE_MSK BIT(3)
+#define RK816_IRQ_CHG_TS_MSK BIT(4)
+#define RK816_IRQ_CHG_CVTLIM_MSK BIT(6)
+#define RK816_IRQ_DISCHG_ILIM_MSK BIT(7)
+
+#define RK816_VBAT_LOW_2V8 0x00
+#define RK816_VBAT_LOW_2V9 0x01
+#define RK816_VBAT_LOW_3V0 0x02
+#define RK816_VBAT_LOW_3V1 0x03
+#define RK816_VBAT_LOW_3V2 0x04
+#define RK816_VBAT_LOW_3V3 0x05
+#define RK816_VBAT_LOW_3V4 0x06
+#define RK816_VBAT_LOW_3V5 0x07
+#define RK816_PWR_FALL_INT_STATUS (0x1 << 5)
+#define RK816_PWR_RISE_INT_STATUS (0x1 << 6)
+#define RK816_ALARM_INT_STATUS (0x1 << 5)
+#define EN_VBAT_LOW_IRQ (0x1 << 4)
+#define VBAT_LOW_ACT_MASK (0x1 << 4)
+#define RTC_TIMER_ALARM_INT_MSK (0x3 << 2)
+#define RTC_TIMER_ALARM_INT_DIS (0x0 << 2)
+#define RTC_PERIOD_ALARM_INT_MSK (0x3 << 5)
+#define RTC_PERIOD_ALARM_INT_ST (0x3 << 5)
+#define RTC_PERIOD_ALARM_INT_DIS (0x3 << 5)
+#define RTC_PERIOD_ALARM_INT_EN (0x9f)
+#define REG_WRITE_MSK 0xff
+#define BUCK4_MAX_ILIMIT 0x2c
+#define BUCK_RATE_MSK (0x3 << 3)
+#define BUCK_RATE_12_5MV_US (0x2 << 3)
+#define ALL_INT_FLAGS_ST 0xff
+#define PLUGIN_OUT_INT_EN 0xfc
+#define RK816_PWRON_FALL_RISE_INT_EN 0x9f
+#define BUCK1_2_IMAX_MAX (0x3 << 6)
+#define BUCK3_4_IMAX_MAX (0x3 << 3)
+#define BOOST_DISABLE ((0x1 << 5) | (0x0 << 1))
+
+#define TEMP105C 0x08
+#define TEMP115C 0x0c
+#define TEMP_HOTDIE_MSK 0x0c
+#define SLP_SD_MSK (0x3 << 2)
+#define SHUTDOWN_FUN (0x2 << 2)
+#define SLEEP_FUN (0x1 << 2)
+#define RK8XX_ID_MSK 0xfff0
+#define FPWM_MODE BIT(7)