#include "llvm/Target/MRegisterInfo.h"
#include "llvm/Target/TargetInstrInfo.h"
#include "llvm/Target/TargetMachine.h"
-#include "llvm/Target/TargetRegInfo.h"
#include "llvm/Support/CFG.h"
#include "Support/Debug.h"
#include "Support/DepthFirstIterator.h"
#include "Support/Statistic.h"
#include "Support/STLExtras.h"
-#include <iostream>
-
+#include <algorithm>
using namespace llvm;
namespace {
- Statistic<> numSpilled ("ra-linearscan", "Number of registers spilled");
+ Statistic<> numStores("ra-linearscan", "Number of stores added");
+ Statistic<> numLoads ("ra-linearscan", "Number of loads added");
+
+ class PhysRegTracker {
+ private:
+ const MRegisterInfo* mri_;
+ std::vector<unsigned> regUse_;
- class RA : public MachineFunctionPass {
public:
- typedef std::vector<const LiveIntervals::Interval*> IntervalPtrs;
+ PhysRegTracker(MachineFunction* mf)
+ : mri_(mf ? mf->getTarget().getRegisterInfo() : NULL) {
+ if (mri_) {
+ regUse_.assign(mri_->getNumRegs(), 0);
+ }
+ }
+
+ PhysRegTracker(const PhysRegTracker& rhs)
+ : mri_(rhs.mri_),
+ regUse_(rhs.regUse_) {
+ }
+
+ const PhysRegTracker& operator=(const PhysRegTracker& rhs) {
+ mri_ = rhs.mri_;
+ regUse_ = rhs.regUse_;
+ return *this;
+ }
+
+ void addPhysRegUse(unsigned physReg) {
+ ++regUse_[physReg];
+ for (const unsigned* as = mri_->getAliasSet(physReg); *as; ++as) {
+ physReg = *as;
+ ++regUse_[physReg];
+ }
+ }
+
+ void delPhysRegUse(unsigned physReg) {
+ assert(regUse_[physReg] != 0);
+ --regUse_[physReg];
+ for (const unsigned* as = mri_->getAliasSet(physReg); *as; ++as) {
+ physReg = *as;
+ assert(regUse_[physReg] != 0);
+ --regUse_[physReg];
+ }
+ }
+
+ bool isPhysRegAvail(unsigned physReg) const {
+ return regUse_[physReg] == 0;
+ }
+ };
+ class RA : public MachineFunctionPass {
private:
MachineFunction* mf_;
const TargetMachine* tm_;
+ const TargetInstrInfo* tii_;
const MRegisterInfo* mri_;
- MachineBasicBlock* currentMbb_;
- MachineBasicBlock::iterator currentInstr_;
- typedef LiveIntervals::Intervals Intervals;
- const Intervals* li_;
- IntervalPtrs active_, inactive_;
-
- typedef std::vector<unsigned> Regs;
- Regs tempUseOperands_;
- Regs tempDefOperands_;
-
- Regs reserved_;
+ LiveIntervals* li_;
+ typedef std::list<LiveIntervals::Interval*> IntervalPtrs;
+ IntervalPtrs unhandled_, fixed_, active_, inactive_, handled_;
- typedef LiveIntervals::MachineBasicBlockPtrs MachineBasicBlockPtrs;
- MachineBasicBlockPtrs mbbs_;
-
- typedef std::vector<unsigned> Phys2VirtMap;
- Phys2VirtMap p2vMap_;
+ PhysRegTracker prt_;
typedef std::map<unsigned, unsigned> Virt2PhysMap;
Virt2PhysMap v2pMap_;
int instrAdded_;
+ typedef std::vector<float> SpillWeights;
+ SpillWeights spillWeights_;
+
public:
+ RA()
+ : prt_(NULL) {
+
+ }
+
virtual const char* getPassName() const {
return "Linear Scan Register Allocator";
}
MachineFunctionPass::getAnalysisUsage(AU);
}
- private:
/// runOnMachineFunction - register allocate the whole function
bool runOnMachineFunction(MachineFunction&);
+ void releaseMemory();
+
+ private:
+ /// initIntervalSets - initializa the four interval sets:
+ /// unhandled, fixed, active and inactive
+ void initIntervalSets(LiveIntervals::Intervals& li);
+
/// processActiveIntervals - expire old intervals and move
/// non-overlapping ones to the incative list
- void processActiveIntervals(Intervals::const_iterator cur);
+ void processActiveIntervals(IntervalPtrs::value_type cur);
/// processInactiveIntervals - expire old intervals and move
/// overlapping ones to the active list
- void processInactiveIntervals(Intervals::const_iterator cur);
+ void processInactiveIntervals(IntervalPtrs::value_type cur);
+
+ /// updateSpillWeights - updates the spill weights of the
+ /// specifed physical register and its weight
+ void updateSpillWeights(unsigned reg, SpillWeights::value_type weight);
- /// assignStackSlotAtInterval - choose and spill
- /// interval. Currently we spill the interval with the last
- /// end point in the active and inactive lists and the current
- /// interval
- void assignStackSlotAtInterval(Intervals::const_iterator cur);
+ /// assignRegOrStackSlotAtInterval - assign a register if one
+ /// is available, or spill.
+ void assignRegOrStackSlotAtInterval(IntervalPtrs::value_type cur);
+
+ /// addSpillCode - adds spill code for interval. The interval
+ /// must be modified by LiveIntervals::updateIntervalForSpill.
+ void addSpillCode(IntervalPtrs::value_type li, int slot);
///
/// register handling helpers
///
- /// reservePhysReg - reserves a physical register and spills
- /// any value assigned to it if any
- void reservePhysReg(unsigned reg);
-
- /// clearReservedPhysReg - marks pysical register as free for
- /// use
- void clearReservedPhysReg(unsigned reg);
-
- /// physRegAvailable - returns true if the specifed physical
- /// register is available
- bool physRegAvailable(unsigned physReg);
-
/// getFreePhysReg - return a free physical register for this
- /// virtual register if we have one, otherwise return 0
- unsigned getFreePhysReg(unsigned virtReg);
-
-
- /// tempPhysRegAvailable - returns true if the specifed
- /// temporary physical register is available
- bool tempPhysRegAvailable(unsigned physReg);
-
- /// getFreeTempPhysReg - return a free temprorary physical
- /// register for this register class if we have one (should
- /// never return 0)
- unsigned getFreeTempPhysReg(const TargetRegisterClass* rc);
-
- /// getFreeTempPhysReg - return a free temprorary physical
- /// register for this virtual register if we have one (should
- /// never return 0)
- unsigned getFreeTempPhysReg(unsigned virtReg) {
- const TargetRegisterClass* rc =
- mf_->getSSARegMap()->getRegClass(virtReg);
- return getFreeTempPhysReg(rc);
- }
+ /// virtual register interval if we have one, otherwise return
+ /// 0
+ unsigned getFreePhysReg(IntervalPtrs::value_type cur);
/// assignVirt2PhysReg - assigns the free physical register to
/// the virtual register passed as arguments
- void assignVirt2PhysReg(unsigned virtReg, unsigned physReg);
+ Virt2PhysMap::iterator
+ assignVirt2PhysReg(unsigned virtReg, unsigned physReg);
/// clearVirtReg - free the physical register associated with this
/// virtual register and disassociate virtual->physical and
/// physical->virtual mappings
- void clearVirtReg(unsigned virtReg);
+ void clearVirtReg(Virt2PhysMap::iterator it);
/// assignVirt2StackSlot - assigns this virtual register to a
- /// stack slot
- void assignVirt2StackSlot(unsigned virtReg);
+ /// stack slot. returns the stack slot
+ int assignVirt2StackSlot(unsigned virtReg);
/// getStackSlot - returns the offset of the specified
/// register on the stack
int getStackSlot(unsigned virtReg);
- /// spillVirtReg - spills the virtual register
- void spillVirtReg(unsigned virtReg);
-
- /// loadPhysReg - loads to the physical register the value of
- /// the virtual register specifed. Virtual register must have
- /// an assigned stack slot
- void loadVirt2PhysReg(unsigned virtReg, unsigned physReg);
+ void printVirtRegAssignment() const {
+ std::cerr << "register assignment:\n";
- void printVirt2PhysMap() const {
- std::cerr << "allocated registers:\n";
for (Virt2PhysMap::const_iterator
i = v2pMap_.begin(), e = v2pMap_.end(); i != e; ++i) {
- std::cerr << '[' << i->first << ','
+ assert(i->second != 0);
+ std::cerr << "[reg" << i->first << " -> "
<< mri_->getName(i->second) << "]\n";
}
+ for (Virt2StackSlotMap::const_iterator
+ i = v2ssMap_.begin(), e = v2ssMap_.end(); i != e; ++i) {
+ std::cerr << '[' << i->first << " -> ss#" << i->second << "]\n";
+ }
std::cerr << '\n';
}
+
void printIntervals(const char* const str,
RA::IntervalPtrs::const_iterator i,
RA::IntervalPtrs::const_iterator e) const {
if (str) std::cerr << str << " intervals:\n";
for (; i != e; ++i) {
- std::cerr << "\t\t" << **i << " -> ";
- if ((*i)->reg < MRegisterInfo::FirstVirtualRegister) {
- std::cerr << mri_->getName((*i)->reg);
- }
- else {
- std::cerr << mri_->getName(v2pMap_.find((*i)->reg)->second);
+ std::cerr << "\t" << **i << " -> ";
+ unsigned reg = (*i)->reg;
+ if (MRegisterInfo::isVirtualRegister(reg)) {
+ Virt2PhysMap::const_iterator it = v2pMap_.find(reg);
+ reg = (it == v2pMap_.end() ? 0 : it->second);
}
- std::cerr << '\n';
+ std::cerr << mri_->getName(reg) << '\n';
}
}
+
+ void verifyAssignment() const {
+ for (Virt2PhysMap::const_iterator i = v2pMap_.begin(),
+ e = v2pMap_.end(); i != e; ++i)
+ for (Virt2PhysMap::const_iterator i2 = next(i); i2 != e; ++i2)
+ if (MRegisterInfo::isVirtualRegister(i->second) &&
+ (i->second == i2->second ||
+ mri_->areAliases(i->second, i2->second))) {
+ const LiveIntervals::Interval
+ &in = li_->getInterval(i->second),
+ &in2 = li_->getInterval(i2->second);
+ if (in.overlaps(in2)) {
+ std::cerr << in << " overlaps " << in2 << '\n';
+ assert(0);
+ }
+ }
+ }
};
}
+void RA::releaseMemory()
+{
+ v2pMap_.clear();
+ v2ssMap_.clear();
+ unhandled_.clear();
+ active_.clear();
+ inactive_.clear();
+ fixed_.clear();
+ handled_.clear();
+}
+
bool RA::runOnMachineFunction(MachineFunction &fn) {
mf_ = &fn;
tm_ = &fn.getTarget();
+ tii_ = &tm_->getInstrInfo();
mri_ = tm_->getRegisterInfo();
- li_ = &getAnalysis<LiveIntervals>().getIntervals();
- active_.clear();
- inactive_.clear();
- mbbs_ = getAnalysis<LiveIntervals>().getOrderedMachineBasicBlockPtrs();
- p2vMap_.resize(MRegisterInfo::FirstVirtualRegister-1);
- p2vMap_.clear();
- v2pMap_.clear();
- v2ssMap_.clear();
-
- DEBUG(
- for (MachineBasicBlockPtrs::iterator
- mbbi = mbbs_.begin(), mbbe = mbbs_.end();
- mbbi != mbbe; ++mbbi) {
- MachineBasicBlock* mbb = *mbbi;
- std::cerr << mbb->getBasicBlock()->getName() << '\n';
- for (MachineBasicBlock::iterator
- ii = mbb->begin(), ie = mbb->end();
- ii != ie; ++ii) {
- MachineInstr* instr = *ii;
-
- std::cerr << "\t";
- instr->print(std::cerr, *tm_);
- }
+ li_ = &getAnalysis<LiveIntervals>();
+ prt_ = PhysRegTracker(mf_);
+
+ initIntervalSets(li_->getIntervals());
+
+ // linear scan algorithm
+ DEBUG(std::cerr << "********** LINEAR SCAN **********\n");
+ DEBUG(std::cerr << "********** Function: "
+ << mf_->getFunction()->getName() << '\n');
+
+ DEBUG(printIntervals("unhandled", unhandled_.begin(), unhandled_.end()));
+ DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
+ DEBUG(printIntervals("active", active_.begin(), active_.end()));
+ DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
+
+ while (!unhandled_.empty() || !fixed_.empty()) {
+ // pick the interval with the earliest start point
+ IntervalPtrs::value_type cur;
+ if (fixed_.empty()) {
+ cur = unhandled_.front();
+ unhandled_.pop_front();
+ }
+ else if (unhandled_.empty()) {
+ cur = fixed_.front();
+ fixed_.pop_front();
}
- );
-
- // FIXME: this will work only for the X86 backend. I need to
- // device an algorthm to select the minimal (considering register
- // aliasing) number of temp registers to reserve so that we have 2
- // registers for each register class available.
-
- // reserve R32: EDI, EBX,
- // R16: DI, BX,
- // R8: DH, BH,
- // RFP: FP5, FP6
- reserved_.push_back(19); /* EDI */
- reserved_.push_back(17); /* EBX */
- reserved_.push_back(12); /* DI */
- reserved_.push_back( 7); /* BX */
- reserved_.push_back(11); /* DH */
- reserved_.push_back( 4); /* BH */
- reserved_.push_back(28); /* FP5 */
- reserved_.push_back(29); /* FP6 */
-
- // liner scan algorithm
- for (Intervals::const_iterator
- i = li_->begin(), e = li_->end(); i != e; ++i) {
- DEBUG(std::cerr << "processing current interval: " << *i << '\n');
-
- DEBUG(printIntervals("\tactive", active_.begin(), active_.end()));
- DEBUG(printIntervals("\tinactive", inactive_.begin(), inactive_.end()));
-
- processActiveIntervals(i);
- // processInactiveIntervals(i);
-
- // if this register is preallocated, look for an interval that
- // overlaps with it and assign it to a memory location
- if (i->reg < MRegisterInfo::FirstVirtualRegister) {
- reservePhysReg(i->reg);
- active_.push_back(&*i);
+ else if (unhandled_.front()->start() < fixed_.front()->start()) {
+ cur = unhandled_.front();
+ unhandled_.pop_front();
+ }
+ else {
+ cur = fixed_.front();
+ fixed_.pop_front();
+ }
+
+ DEBUG(std::cerr << "\n*** CURRENT ***: " << *cur << '\n');
+
+ processActiveIntervals(cur);
+ processInactiveIntervals(cur);
+
+ // if this register is fixed we are done
+ if (MRegisterInfo::isPhysicalRegister(cur->reg)) {
+ prt_.addPhysRegUse(cur->reg);
+ active_.push_back(cur);
+ handled_.push_back(cur);
}
// otherwise we are allocating a virtual register. try to find
// a free physical register or spill an interval in order to
// assign it one (we could spill the current though).
else {
- unsigned physReg = getFreePhysReg(i->reg);
- if (!physReg) {
- assignStackSlotAtInterval(i);
- }
- else {
- assignVirt2PhysReg(i->reg, physReg);
- active_.push_back(&*i);
- }
+ assignRegOrStackSlotAtInterval(cur);
}
+
+ DEBUG(printIntervals("active", active_.begin(), active_.end()));
+ DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
+ // DEBUG(verifyAssignment());
}
- DEBUG(std::cerr << "finished register allocation\n");
- DEBUG(printVirt2PhysMap());
- DEBUG(std::cerr << "Rewrite machine code:\n");
- for (MachineBasicBlockPtrs::iterator
- mbbi = mbbs_.begin(), mbbe = mbbs_.end(); mbbi != mbbe; ++mbbi) {
- instrAdded_ = 0;
- currentMbb_ = *mbbi;
+ // expire any remaining active intervals
+ for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
+ unsigned reg = (*i)->reg;
+ DEBUG(std::cerr << "\tinterval " << **i << " expired\n");
+ if (MRegisterInfo::isVirtualRegister(reg)) {
+ reg = v2pMap_[reg];
+ }
+ prt_.delPhysRegUse(reg);
+ }
- for (currentInstr_ = currentMbb_->begin();
- currentInstr_ != currentMbb_->end(); ++currentInstr_) {
+ DEBUG(printVirtRegAssignment());
- DEBUG(std::cerr << "\tinstruction: ";
- (*currentInstr_)->print(std::cerr, *tm_););
+ DEBUG(std::cerr << "********** REWRITE MACHINE CODE **********\n");
+ DEBUG(std::cerr << "********** Function: "
+ << mf_->getFunction()->getName() << '\n');
- // use our current mapping and actually replace and
- // virtual register with its allocated physical registers
- DEBUG(std::cerr << "\t\treplacing virtual registers with mapped "
- "physical registers:\n");
- for (unsigned i = 0, e = (*currentInstr_)->getNumOperands();
- i != e; ++i) {
- MachineOperand& op = (*currentInstr_)->getOperand(i);
- if (op.isVirtualRegister()) {
- unsigned virtReg = op.getAllocatedRegNum();
- unsigned physReg = v2pMap_[virtReg];
- // if this virtual registers lives on the stack,
- // load it to a temporary physical register
- if (physReg) {
- DEBUG(std::cerr << "\t\t\t%reg" << virtReg
- << " -> " << mri_->getName(physReg) << '\n');
- (*currentInstr_)->SetMachineOperandReg(i, physReg);
- }
- }
- }
+ for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
+ mbbi != mbbe; ++mbbi) {
+ instrAdded_ = 0;
- DEBUG(std::cerr << "\t\tloading temporarily used operands to "
- "registers:\n");
- for (unsigned i = 0, e = (*currentInstr_)->getNumOperands();
+ for (MachineBasicBlock::iterator mii = mbbi->begin(), mie = mbbi->end();
+ mii != mie; ++mii) {
+ DEBUG(
+ std::cerr << '[';
+ unsigned index = li_->getInstructionIndex(mii);
+ if (index == std::numeric_limits<unsigned>::max())
+ std::cerr << '*';
+ else
+ std::cerr << index;
+ std::cerr << "]\t";
+ mii->print(std::cerr, *tm_));
+
+ // use our current mapping and actually replace every
+ // virtual register with its allocated physical registers
+ DEBUG(std::cerr << "\t");
+ for (unsigned i = 0, e = mii->getNumOperands();
i != e; ++i) {
- MachineOperand& op = (*currentInstr_)->getOperand(i);
- if (op.isVirtualRegister() && op.opIsUse()) {
- unsigned virtReg = op.getAllocatedRegNum();
- unsigned physReg = v2pMap_[virtReg];
- if (!physReg) {
- physReg = getFreeTempPhysReg(virtReg);
- }
- loadVirt2PhysReg(virtReg, physReg);
- tempUseOperands_.push_back(virtReg);
- (*currentInstr_)->SetMachineOperandReg(i, physReg);
+ MachineOperand& op = mii->getOperand(i);
+ if (op.isRegister() &&
+ MRegisterInfo::isVirtualRegister(op.getReg())) {
+ unsigned virtReg = op.getReg();
+ Virt2PhysMap::iterator it = v2pMap_.find(virtReg);
+ assert(it != v2pMap_.end() &&
+ "all virtual registers must be allocated");
+ unsigned physReg = it->second;
+ assert(MRegisterInfo::isPhysicalRegister(physReg));
+ DEBUG(std::cerr << "\t[reg" << virtReg
+ << " -> " << mri_->getName(physReg) << ']');
+ mii->SetMachineOperandReg(i, physReg);
}
}
+ DEBUG(std::cerr << '\n');
+ }
+ }
- DEBUG(std::cerr << "\t\tclearing temporarily used operands:\n");
- for (unsigned i = 0, e = tempUseOperands_.size(); i != e; ++i) {
- clearVirtReg(tempUseOperands_[i]);
- }
- tempUseOperands_.clear();
-
- DEBUG(std::cerr << "\t\tassigning temporarily defined operands to "
- "registers:\n");
- for (unsigned i = 0, e = (*currentInstr_)->getNumOperands();
- i != e; ++i) {
- MachineOperand& op = (*currentInstr_)->getOperand(i);
- if (op.isVirtualRegister() && !op.opIsUse()) {
- unsigned virtReg = op.getAllocatedRegNum();
- unsigned physReg = v2pMap_[virtReg];
- if (!physReg) {
- physReg = getFreeTempPhysReg(virtReg);
- }
- if (op.opIsDefAndUse()) {
- loadVirt2PhysReg(virtReg, physReg);
- }
- else {
- assignVirt2PhysReg(virtReg, physReg);
- }
- tempDefOperands_.push_back(virtReg);
- (*currentInstr_)->SetMachineOperandReg(i, physReg);
- }
+ DEBUG(std::cerr << "********** MACHINEINSTRS **********\n");
+ DEBUG(
+ for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
+ mbbi != mbbe; ++mbbi) {
+ for (MachineBasicBlock::iterator mii = mbbi->begin(),
+ mie = mbbi->end(); mii != mie; ++mii) {
+ unsigned index = li_->getInstructionIndex(mii);
+ if (index == std::numeric_limits<unsigned>::max())
+ std::cerr << "*\t";
+ else
+ std::cerr << index << '\t';
+ mii->print(std::cerr, *tm_);
}
+ });
+ return true;
+}
- // if the instruction is a two address instruction and the
- // source operands are not identical we need to insert
- // extra instructions.
-
- unsigned opcode = (*currentInstr_)->getOpcode();
- if (tm_->getInstrInfo().isTwoAddrInstr(opcode) &&
- (*currentInstr_)->getOperand(0).getAllocatedRegNum() !=
- (*currentInstr_)->getOperand(1).getAllocatedRegNum()) {
- assert((*currentInstr_)->getOperand(1).isRegister() &&
- (*currentInstr_)->getOperand(1).getAllocatedRegNum() &&
- (*currentInstr_)->getOperand(1).opIsUse() &&
- "Two address instruction invalid");
-
- unsigned regA =
- (*currentInstr_)->getOperand(0).getAllocatedRegNum();
- unsigned regB =
- (*currentInstr_)->getOperand(1).getAllocatedRegNum();
- unsigned regC =
- ((*currentInstr_)->getNumOperands() > 2 &&
- (*currentInstr_)->getOperand(2).isRegister()) ?
- (*currentInstr_)->getOperand(2).getAllocatedRegNum() :
- 0;
-
- const TargetRegisterClass* rc = mri_->getRegClass(regA);
-
- // special case: "a = b op a". If b is a temporary
- // reserved register rewrite as: "b = b op a; a = b"
- // otherwise use a temporary reserved register t and
- // rewrite as: "t = b; t = t op a; a = t"
- if (regC && regA == regC) {
- // b is a temp reserved register
- if (find(reserved_.begin(), reserved_.end(),
- regB) != reserved_.end()) {
- (*currentInstr_)->SetMachineOperandReg(0, regB);
- ++currentInstr_;
- instrAdded_ += mri_->copyRegToReg(*currentMbb_,
- currentInstr_,
- regA,
- regB,
- rc);
- --currentInstr_;
- }
- // b is just a normal register
- else {
- unsigned tempReg = getFreeTempPhysReg(rc);
- assert (tempReg &&
- "no free temp reserved physical register?");
- instrAdded_ += mri_->copyRegToReg(*currentMbb_,
- currentInstr_,
- tempReg,
- regB,
- rc);
- (*currentInstr_)->SetMachineOperandReg(0, tempReg);
- (*currentInstr_)->SetMachineOperandReg(1, tempReg);
- ++currentInstr_;
- instrAdded_ += mri_->copyRegToReg(*currentMbb_,
- currentInstr_,
- regA,
- tempReg,
- rc);
- --currentInstr_;
- }
- }
- // "a = b op c" gets rewritten to "a = b; a = a op c"
- else {
- instrAdded_ += mri_->copyRegToReg(*currentMbb_,
- currentInstr_,
- regA,
- regB,
- rc);
- (*currentInstr_)->SetMachineOperandReg(1, regA);
- }
- }
-
- DEBUG(std::cerr << "\t\tspilling temporarily defined operands "
- "of this instruction:\n");
- ++currentInstr_; // we want to insert after this instruction
- for (unsigned i = 0, e = tempDefOperands_.size(); i != e; ++i) {
- spillVirtReg(tempDefOperands_[i]);
- }
- --currentInstr_; // restore currentInstr_ iterator
- tempDefOperands_.clear();
- }
+void RA::initIntervalSets(LiveIntervals::Intervals& li)
+{
+ assert(unhandled_.empty() && fixed_.empty() &&
+ active_.empty() && inactive_.empty() &&
+ "interval sets should be empty on initialization");
- for (unsigned i = 0, e = p2vMap_.size(); i != e; ++i) {
- assert(p2vMap_[i] != i &&
- "reserved physical registers at end of basic block?");
- }
+ for (LiveIntervals::Intervals::iterator i = li.begin(), e = li.end();
+ i != e; ++i) {
+ if (MRegisterInfo::isPhysicalRegister(i->reg))
+ fixed_.push_back(&*i);
+ else
+ unhandled_.push_back(&*i);
}
-
- return true;
}
-void RA::processActiveIntervals(Intervals::const_iterator cur)
+void RA::processActiveIntervals(IntervalPtrs::value_type cur)
{
DEBUG(std::cerr << "\tprocessing active intervals:\n");
for (IntervalPtrs::iterator i = active_.begin(); i != active_.end();) {
unsigned reg = (*i)->reg;
- // remove expired intervals. we expire earlier because this if
- // an interval expires this is going to be the last use. in
- // this case we can reuse the register for a def in the same
- // instruction
- if ((*i)->expired(cur->start() + 1)) {
+ // remove expired intervals
+ if ((*i)->expiredAt(cur->start())) {
DEBUG(std::cerr << "\t\tinterval " << **i << " expired\n");
- if (reg < MRegisterInfo::FirstVirtualRegister) {
- clearReservedPhysReg(reg);
+ if (MRegisterInfo::isVirtualRegister(reg)) {
+ reg = v2pMap_[reg];
}
- else {
- p2vMap_[v2pMap_[reg]] = 0;
+ prt_.delPhysRegUse(reg);
+ // remove from active
+ i = active_.erase(i);
+ }
+ // move inactive intervals to inactive list
+ else if (!(*i)->liveAt(cur->start())) {
+ DEBUG(std::cerr << "\t\tinterval " << **i << " inactive\n");
+ if (MRegisterInfo::isVirtualRegister(reg)) {
+ reg = v2pMap_[reg];
}
- // remove interval from active
+ prt_.delPhysRegUse(reg);
+ // add to inactive
+ inactive_.push_back(*i);
+ // remove from active
i = active_.erase(i);
}
- // move not active intervals to inactive list
-// else if (!(*i)->overlaps(curIndex)) {
-// DEBUG(std::cerr << "\t\t\tinterval " << **i << " inactive\n");
-// unmarkReg(virtReg);
-// // add interval to inactive
-// inactive_.push_back(*i);
-// // remove interval from active
-// i = active_.erase(i);
-// }
else {
++i;
}
}
}
-void RA::processInactiveIntervals(Intervals::const_iterator cur)
+void RA::processInactiveIntervals(IntervalPtrs::value_type cur)
{
-// DEBUG(std::cerr << "\tprocessing inactive intervals:\n");
-// for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end();) {
-// unsigned virtReg = (*i)->reg;
-// // remove expired intervals
-// if ((*i)->expired(curIndex)) {
-// DEBUG(std::cerr << "\t\t\tinterval " << **i << " expired\n");
-// freePhysReg(virtReg);
-// // remove from inactive
-// i = inactive_.erase(i);
-// }
-// // move re-activated intervals in active list
-// else if ((*i)->overlaps(curIndex)) {
-// DEBUG(std::cerr << "\t\t\tinterval " << **i << " active\n");
-// markReg(virtReg);
-// // add to active
-// active_.push_back(*i);
-// // remove from inactive
-// i = inactive_.erase(i);
-// }
-// else {
-// ++i;
-// }
-// }
-}
-
-void RA::assignStackSlotAtInterval(Intervals::const_iterator cur)
-{
- DEBUG(std::cerr << "\t\tassigning stack slot at interval "
- << *cur << ":\n");
- assert(!active_.empty() &&
- "active set cannot be empty when choosing a register to spill");
- const TargetRegisterClass* rcCur =
- mf_->getSSARegMap()->getRegClass(cur->reg);
-
- // find the interval for a virtual register that ends last in
- // active and belongs to the same register class as the current
- // interval
- IntervalPtrs::iterator lastEndActive = active_.begin();
- for (IntervalPtrs::iterator e = active_.end();
- lastEndActive != e; ++lastEndActive) {
- if ((*lastEndActive)->reg >= MRegisterInfo::FirstVirtualRegister) {
- const TargetRegisterClass* rc =
- mri_->getRegClass(v2pMap_[(*lastEndActive)->reg]);
- if (rcCur == rc) {
- break;
- }
- }
- }
- for (IntervalPtrs::iterator i = lastEndActive, e = active_.end();
- i != e; ++i) {
- if ((*i)->reg >= MRegisterInfo::FirstVirtualRegister) {
- const TargetRegisterClass* rc =
- mri_->getRegClass(v2pMap_[(*i)->reg]);
- if (rcCur == rc &&
- (*lastEndActive)->end() < (*i)->end()) {
- lastEndActive = i;
- }
- }
- }
+ DEBUG(std::cerr << "\tprocessing inactive intervals:\n");
+ for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end();) {
+ unsigned reg = (*i)->reg;
- // find the interval for a virtual register that ends last in
- // inactive and belongs to the same register class as the current
- // interval
- IntervalPtrs::iterator lastEndInactive = inactive_.begin();
- for (IntervalPtrs::iterator e = inactive_.end();
- lastEndInactive != e; ++lastEndInactive) {
- if ((*lastEndInactive)->reg >= MRegisterInfo::FirstVirtualRegister) {
- const TargetRegisterClass* rc =
- mri_->getRegClass(v2pMap_[(*lastEndInactive)->reg]);
- if (rcCur == rc) {
- break;
- }
+ // remove expired intervals
+ if ((*i)->expiredAt(cur->start())) {
+ DEBUG(std::cerr << "\t\tinterval " << **i << " expired\n");
+ // remove from inactive
+ i = inactive_.erase(i);
}
- }
- for (IntervalPtrs::iterator i = lastEndInactive, e = inactive_.end();
- i != e; ++i) {
- if ((*i)->reg >= MRegisterInfo::FirstVirtualRegister) {
- const TargetRegisterClass* rc =
- mri_->getRegClass(v2pMap_[(*i)->reg]);
- if (rcCur == rc &&
- (*lastEndInactive)->end() < (*i)->end()) {
- lastEndInactive = i;
+ // move re-activated intervals in active list
+ else if ((*i)->liveAt(cur->start())) {
+ DEBUG(std::cerr << "\t\tinterval " << **i << " active\n");
+ if (MRegisterInfo::isVirtualRegister(reg)) {
+ reg = v2pMap_[reg];
}
- }
- }
-
- unsigned lastEndActiveInactive = 0;
- if (lastEndActive != active_.end() &&
- lastEndActiveInactive < (*lastEndActive)->end()) {
- lastEndActiveInactive = (*lastEndActive)->end();
- }
- if (lastEndInactive != inactive_.end() &&
- lastEndActiveInactive < (*lastEndInactive)->end()) {
- lastEndActiveInactive = (*lastEndInactive)->end();
- }
-
- if (lastEndActiveInactive > cur->end()) {
- if (lastEndInactive == inactive_.end() ||
- (*lastEndActive)->end() > (*lastEndInactive)->end()) {
- assignVirt2StackSlot((*lastEndActive)->reg);
- active_.erase(lastEndActive);
+ prt_.addPhysRegUse(reg);
+ // add to active
+ active_.push_back(*i);
+ // remove from inactive
+ i = inactive_.erase(i);
}
else {
- assignVirt2StackSlot((*lastEndInactive)->reg);
- inactive_.erase(lastEndInactive);
+ ++i;
}
- unsigned physReg = getFreePhysReg(cur->reg);
- assert(physReg && "no free physical register after spill?");
- assignVirt2PhysReg(cur->reg, physReg);
- active_.push_back(&*cur);
- }
- else {
- assignVirt2StackSlot(cur->reg);
}
}
-void RA::reservePhysReg(unsigned physReg)
+void RA::updateSpillWeights(unsigned reg, SpillWeights::value_type weight)
{
- DEBUG(std::cerr << "\t\t\treserving physical register: "
- << mri_->getName(physReg) << '\n');
- // if this register holds a value spill it
- unsigned virtReg = p2vMap_[physReg];
- if (virtReg != 0) {
- assert(virtReg != physReg && "reserving an already reserved phus reg?");
- // remove interval from active
- for (IntervalPtrs::iterator i = active_.begin(), e = active_.end();
- i != e; ++i) {
- if ((*i)->reg == virtReg) {
- active_.erase(i);
- break;
- }
- }
- assignVirt2StackSlot(virtReg);
- }
- p2vMap_[physReg] = physReg; // this denotes a reserved physical register
+ spillWeights_[reg] += weight;
+ for (const unsigned* as = mri_->getAliasSet(reg); *as; ++as)
+ spillWeights_[*as] += weight;
}
-void RA::clearReservedPhysReg(unsigned physReg)
+void RA::assignRegOrStackSlotAtInterval(IntervalPtrs::value_type cur)
{
- DEBUG(std::cerr << "\t\t\tclearing reserved physical register: "
- << mri_->getName(physReg) << '\n');
- assert(p2vMap_[physReg] == physReg &&
- "attempt to clear a non reserved physical register");
- p2vMap_[physReg] = 0;
-}
+ DEBUG(std::cerr << "\tallocating current interval: ");
-bool RA::physRegAvailable(unsigned physReg)
-{
- if (p2vMap_[physReg]) {
- return false;
+ PhysRegTracker backupPrt = prt_;
+
+ spillWeights_.assign(mri_->getNumRegs(), 0.0);
+
+ // for each interval in active update spill weights
+ for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
+ i != e; ++i) {
+ unsigned reg = (*i)->reg;
+ if (MRegisterInfo::isVirtualRegister(reg))
+ reg = v2pMap_[reg];
+ updateSpillWeights(reg, (*i)->weight);
}
- // if it aliases other registers it is still not free
- for (const unsigned* as = mri_->getAliasSet(physReg); *as; ++as) {
- if (p2vMap_[*as]) {
- return false;
+ // for every interval in inactive we overlap with, mark the
+ // register as not free and update spill weights
+ for (IntervalPtrs::const_iterator i = inactive_.begin(),
+ e = inactive_.end(); i != e; ++i) {
+ if (cur->overlaps(**i)) {
+ unsigned reg = (*i)->reg;
+ if (MRegisterInfo::isVirtualRegister(reg))
+ reg = v2pMap_[reg];
+ prt_.addPhysRegUse(reg);
+ updateSpillWeights(reg, (*i)->weight);
}
}
- // if it is one of the reserved registers it is still not free
- if (find(reserved_.begin(), reserved_.end(), physReg) != reserved_.end()) {
- return false;
+ // for every interval in fixed we overlap with,
+ // mark the register as not free and update spill weights
+ for (IntervalPtrs::const_iterator i = fixed_.begin(),
+ e = fixed_.end(); i != e; ++i) {
+ if (cur->overlaps(**i)) {
+ unsigned reg = (*i)->reg;
+ prt_.addPhysRegUse(reg);
+ updateSpillWeights(reg, (*i)->weight);
+ }
}
- return true;
-}
+ unsigned physReg = getFreePhysReg(cur);
+ // restore the physical register tracker
+ prt_ = backupPrt;
+ // if we find a free register, we are done: assign this virtual to
+ // the free physical register and add this interval to the active
+ // list.
+ if (physReg) {
+ DEBUG(std::cerr << mri_->getName(physReg) << '\n');
+ assignVirt2PhysReg(cur->reg, physReg);
+ active_.push_back(cur);
+ handled_.push_back(cur);
+ return;
+ }
+ DEBUG(std::cerr << "no free registers\n");
+
+ DEBUG(std::cerr << "\tassigning stack slot at interval "<< *cur << ":\n");
+
+ float minWeight = std::numeric_limits<float>::infinity();
+ unsigned minReg = 0;
+ const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(cur->reg);
+ for (TargetRegisterClass::iterator i = rc->allocation_order_begin(*mf_);
+ i != rc->allocation_order_end(*mf_); ++i) {
+ unsigned reg = *i;
+ if (minWeight > spillWeights_[reg]) {
+ minWeight = spillWeights_[reg];
+ minReg = reg;
+ }
+ }
+ DEBUG(std::cerr << "\t\tregister with min weight: "
+ << mri_->getName(minReg) << " (" << minWeight << ")\n");
+
+ // if the current has the minimum weight, we need to modify it,
+ // push it back in unhandled and let the linear scan algorithm run
+ // again
+ if (cur->weight <= minWeight) {
+ DEBUG(std::cerr << "\t\t\tspilling(c): " << *cur << '\n';);
+ int slot = assignVirt2StackSlot(cur->reg);
+ li_->updateSpilledInterval(*cur, slot);
+
+ // if we didn't eliminate the interval find where to add it
+ // back to unhandled. We need to scan since unhandled are
+ // sorted on earliest start point and we may have changed our
+ // start point.
+ if (!cur->empty()) {
+ addSpillCode(cur, slot);
+ IntervalPtrs::iterator it = unhandled_.begin();
+ while (it != unhandled_.end() && (*it)->start() < cur->start())
+ ++it;
+ unhandled_.insert(it, cur);
+ }
+ return;
+ }
-unsigned RA::getFreePhysReg(unsigned virtReg)
-{
- DEBUG(std::cerr << "\t\tgetting free physical register: ");
- const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(virtReg);
- TargetRegisterClass::iterator reg = rc->allocation_order_begin(*mf_);
- TargetRegisterClass::iterator regEnd = rc->allocation_order_end(*mf_);
+ // push the current interval back to unhandled since we are going
+ // to re-run at least this iteration. Since we didn't modify it it
+ // should go back right in the front of the list
+ unhandled_.push_front(cur);
+
+ // otherwise we spill all intervals aliasing the register with
+ // minimum weight, rollback to the interval with the earliest
+ // start point and let the linear scan algorithm run again
+ std::vector<bool> toSpill(mri_->getNumRegs(), false);
+ toSpill[minReg] = true;
+ for (const unsigned* as = mri_->getAliasSet(minReg); *as; ++as)
+ toSpill[*as] = true;
+ unsigned earliestStart = cur->start();
+
+ for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
+ unsigned reg = (*i)->reg;
+ if (MRegisterInfo::isVirtualRegister(reg) &&
+ toSpill[v2pMap_[reg]] &&
+ cur->overlaps(**i)) {
+ DEBUG(std::cerr << "\t\t\tspilling(a): " << **i << '\n');
+ earliestStart = std::min(earliestStart, (*i)->start());
+ int slot = assignVirt2StackSlot((*i)->reg);
+ li_->updateSpilledInterval(**i, slot);
+ addSpillCode(*i, slot);
+ }
+ }
+ for (IntervalPtrs::iterator i = inactive_.begin();
+ i != inactive_.end(); ++i) {
+ unsigned reg = (*i)->reg;
+ if (MRegisterInfo::isVirtualRegister(reg) &&
+ toSpill[v2pMap_[reg]] &&
+ cur->overlaps(**i)) {
+ DEBUG(std::cerr << "\t\t\tspilling(i): " << **i << '\n');
+ earliestStart = std::min(earliestStart, (*i)->start());
+ int slot = assignVirt2StackSlot((*i)->reg);
+ li_->updateSpilledInterval(**i, slot);
+ addSpillCode(*i, slot);
+ }
+ }
+
+ DEBUG(std::cerr << "\t\trolling back to: " << earliestStart << '\n');
+ // scan handled in reverse order and undo each one, restoring the
+ // state of unhandled and fixed
+ while (!handled_.empty()) {
+ IntervalPtrs::value_type i = handled_.back();
+ // if this interval starts before t we are done
+ if (!i->empty() && i->start() < earliestStart)
+ break;
+ DEBUG(std::cerr << "\t\t\tundo changes for: " << *i << '\n');
+ handled_.pop_back();
+ IntervalPtrs::iterator it;
+ if ((it = find(active_.begin(), active_.end(), i)) != active_.end()) {
+ active_.erase(it);
+ if (MRegisterInfo::isPhysicalRegister(i->reg)) {
+ fixed_.push_front(i);
+ prt_.delPhysRegUse(i->reg);
+ }
+ else {
+ Virt2PhysMap::iterator v2pIt = v2pMap_.find(i->reg);
+ clearVirtReg(v2pIt);
+ prt_.delPhysRegUse(v2pIt->second);
+ if (i->spilled()) {
+ if (!i->empty()) {
+ IntervalPtrs::iterator it = unhandled_.begin();
+ while (it != unhandled_.end() &&
+ (*it)->start() < i->start())
+ ++it;
+ unhandled_.insert(it, i);
+ }
+ }
+ else
+ unhandled_.push_front(i);
- for (; reg != regEnd; ++reg) {
- if (physRegAvailable(*reg)) {
- assert(*reg != 0 && "Cannot use register!");
- DEBUG(std::cerr << mri_->getName(*reg) << '\n');
- return *reg; // Found an unused register!
+ }
+ }
+ else if ((it = find(inactive_.begin(), inactive_.end(), i)) != inactive_.end()) {
+ inactive_.erase(it);
+ if (MRegisterInfo::isPhysicalRegister(i->reg))
+ fixed_.push_front(i);
+ else {
+ Virt2PhysMap::iterator v2pIt = v2pMap_.find(i->reg);
+ clearVirtReg(v2pIt);
+ if (i->spilled()) {
+ if (!i->empty()) {
+ IntervalPtrs::iterator it = unhandled_.begin();
+ while (it != unhandled_.end() &&
+ (*it)->start() < i->start())
+ ++it;
+ unhandled_.insert(it, i);
+ }
+ }
+ else
+ unhandled_.push_front(i);
+ }
+ }
+ else {
+ if (MRegisterInfo::isPhysicalRegister(i->reg))
+ fixed_.push_front(i);
+ else {
+ Virt2PhysMap::iterator v2pIt = v2pMap_.find(i->reg);
+ clearVirtReg(v2pIt);
+ unhandled_.push_front(i);
+ }
}
}
- DEBUG(std::cerr << "no free register\n");
- return 0;
+ // scan the rest and undo each interval that expired after t and
+ // insert it in active (the next iteration of the algorithm will
+ // put it in inactive if required)
+ IntervalPtrs::iterator i = handled_.begin(), e = handled_.end();
+ for (; i != e; ++i) {
+ if (!(*i)->expiredAt(earliestStart) && (*i)->expiredAt(cur->start())) {
+ DEBUG(std::cerr << "\t\t\tundo changes for: " << **i << '\n');
+ active_.push_back(*i);
+ if (MRegisterInfo::isPhysicalRegister((*i)->reg))
+ prt_.addPhysRegUse((*i)->reg);
+ else {
+ assert(v2pMap_.count((*i)->reg));
+ prt_.addPhysRegUse(v2pMap_.find((*i)->reg)->second);
+ }
+ }
+ }
}
-bool RA::tempPhysRegAvailable(unsigned physReg)
+void RA::addSpillCode(IntervalPtrs::value_type li, int slot)
{
- assert(find(reserved_.begin(), reserved_.end(), physReg) != reserved_.end()
- && "cannot call this method with a non reserved temp register");
-
- if (p2vMap_[physReg]) {
- return false;
- }
+ // We scan the instructions corresponding to each range. We load
+ // when we have a use and spill at end of basic blocks or end of
+ // ranges only if the register was modified.
+ const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li->reg);
+
+ for (LiveIntervals::Interval::Ranges::iterator i = li->ranges.begin(),
+ e = li->ranges.end(); i != e; ++i) {
+ unsigned index = i->first;
+ unsigned end = i->second;
+
+ bool loaded = false;
+
+ // skip deleted instructions. getInstructionFromIndex returns
+ // null if the instruction was deleted (because of coalescing
+ // for example)
+ while (!li_->getInstructionFromIndex(index))
+ index += LiveIntervals::InstrSlots::NUM;
+ MachineBasicBlock::iterator mi = li_->getInstructionFromIndex(index);
+ MachineBasicBlock* mbb = mi->getParent();
+ assert(mbb && "machine instruction not bound to basic block");
+
+ for (; index < end; index += LiveIntervals::InstrSlots::NUM) {
+ // ignore deleted instructions
+ while (!li_->getInstructionFromIndex(index)) index += 2;
+ mi = li_->getInstructionFromIndex(index);
+ DEBUG(std::cerr << "\t\t\t\texamining: \t\t\t\t\t"
+ << LiveIntervals::getBaseIndex(index) << '\t';
+ mi->print(std::cerr, *tm_));
+
+ // if it is used in this instruction load it
+ for (unsigned i = 0; i < mi->getNumOperands(); ++i) {
+ MachineOperand& mop = mi->getOperand(i);
+ if (mop.isRegister() && mop.getReg() == li->reg &&
+ mop.isUse() && !loaded) {
+ loaded = true;
+ mri_->loadRegFromStackSlot(*mbb, mi, li->reg, slot, rc);
+ ++numLoads;
+ DEBUG(std::cerr << "\t\t\t\tadded load for reg" << li->reg
+ << " from ss#" << slot << " before: \t"
+ << LiveIntervals::getBaseIndex(index) << '\t';
+ mi->print(std::cerr, *tm_));
+ }
+ }
- // if it aliases other registers it is still not free
- for (const unsigned* as = mri_->getAliasSet(physReg); *as; ++as) {
- if (p2vMap_[*as]) {
- return false;
+ // if it is defined in this instruction mark as dirty
+ for (unsigned i = 0; i < mi->getNumOperands(); ++i) {
+ MachineOperand& mop = mi->getOperand(i);
+ if (mop.isRegister() && mop.getReg() == li->reg &&
+ mop.isDef()) {
+ loaded = true;
+
+ mri_->storeRegToStackSlot(*mbb, next(mi), li->reg, slot,rc);
+ ++numStores;
+ DEBUG(std::cerr << "\t\t\t\tadded store for reg" << li->reg
+ << " to ss#" << slot << " after: \t\t"
+ << LiveIntervals::getBaseIndex(index) << " \t";
+ prior(mi,2)->print(std::cerr, *tm_));
+ }
+ }
}
}
-
- return true;
}
-unsigned RA::getFreeTempPhysReg(const TargetRegisterClass* rc)
+unsigned RA::getFreePhysReg(IntervalPtrs::value_type cur)
{
- DEBUG(std::cerr << "\t\tgetting free temporary physical register: ");
+ const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(cur->reg);
- for (Regs::const_iterator
- reg = reserved_.begin(), regEnd = reserved_.end();
- reg != regEnd; ++reg) {
- if (rc == mri_->getRegClass(*reg) && tempPhysRegAvailable(*reg)) {
- assert(*reg != 0 && "Cannot use register!");
- DEBUG(std::cerr << mri_->getName(*reg) << '\n');
- return *reg; // Found an unused register!
- }
+ for (TargetRegisterClass::iterator i = rc->allocation_order_begin(*mf_);
+ i != rc->allocation_order_end(*mf_); ++i) {
+ unsigned reg = *i;
+ if (prt_.isPhysRegAvail(reg))
+ return reg;
}
- assert(0 && "no free temporary physical register?");
return 0;
}
-void RA::assignVirt2PhysReg(unsigned virtReg, unsigned physReg)
+RA::Virt2PhysMap::iterator
+RA::assignVirt2PhysReg(unsigned virtReg, unsigned physReg)
{
- assert((physRegAvailable(physReg) ||
- find(reserved_.begin(),
- reserved_.end(),
- physReg) != reserved_.end()) &&
- "attempt to allocate to a not available physical register");
- v2pMap_[virtReg] = physReg;
- p2vMap_[physReg] = virtReg;
+ bool inserted;
+ Virt2PhysMap::iterator it;
+ tie(it, inserted) = v2pMap_.insert(std::make_pair(virtReg, physReg));
+ assert(inserted && "attempting to assign a virt->phys mapping to an "
+ "already mapped register");
+ prt_.addPhysRegUse(physReg);
+ return it;
}
-void RA::clearVirtReg(unsigned virtReg)
+void RA::clearVirtReg(Virt2PhysMap::iterator it)
{
- Virt2PhysMap::iterator it = v2pMap_.find(virtReg);
assert(it != v2pMap_.end() &&
"attempting to clear a not allocated virtual register");
unsigned physReg = it->second;
- p2vMap_[physReg] = 0;
- v2pMap_[virtReg] = 0; // this marks that this virtual register
- // lives on the stack
+ v2pMap_.erase(it);
DEBUG(std::cerr << "\t\t\tcleared register " << mri_->getName(physReg)
<< "\n");
}
-void RA::assignVirt2StackSlot(unsigned virtReg)
+
+int RA::assignVirt2StackSlot(unsigned virtReg)
{
const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(virtReg);
int frameIndex = mf_->getFrameInfo()->CreateStackObject(rc);
bool inserted = v2ssMap_.insert(std::make_pair(virtReg, frameIndex)).second;
- assert(inserted &&
- "attempt to assign stack slot to already assigned register?");
- // if the virtual register was previously assigned clear the mapping
- // and free the virtual register
- if (v2pMap_.find(virtReg) != v2pMap_.end()) {
- clearVirtReg(virtReg);
- }
- else {
- v2pMap_[virtReg] = 0; // this marks that this virtual register
- // lives on the stack
- }
+ assert(inserted && "attempt to assign stack slot to spilled register!");
+ return frameIndex;
}
int RA::getStackSlot(unsigned virtReg)
{
- // use lower_bound so that we can do a possibly O(1) insert later
- // if necessary
- Virt2StackSlotMap::iterator it = v2ssMap_.find(virtReg);
- assert(it != v2ssMap_.end() &&
- "attempt to get stack slot on register that does not live on the stack");
- return it->second;
-}
-
-void RA::spillVirtReg(unsigned virtReg)
-{
- DEBUG(std::cerr << "\t\t\tspilling register: " << virtReg);
- const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(virtReg);
- int frameIndex = getStackSlot(virtReg);
- DEBUG(std::cerr << " to stack slot #" << frameIndex << '\n');
- ++numSpilled;
- instrAdded_ += mri_->storeRegToStackSlot(*currentMbb_, currentInstr_,
- v2pMap_[virtReg], frameIndex, rc);
- clearVirtReg(virtReg);
-}
-
-void RA::loadVirt2PhysReg(unsigned virtReg, unsigned physReg)
-{
- DEBUG(std::cerr << "\t\t\tloading register: " << virtReg);
- const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(virtReg);
- int frameIndex = getStackSlot(virtReg);
- DEBUG(std::cerr << " from stack slot #" << frameIndex << '\n');
- instrAdded_ += mri_->loadRegFromStackSlot(*currentMbb_, currentInstr_,
- physReg, frameIndex, rc);
- assignVirt2PhysReg(virtReg, physReg);
+ assert(v2ssMap_.count(virtReg) &&
+ "attempt to get stack slot for a non spilled register");
+ return v2ssMap_.find(virtReg)->second;
}
FunctionPass* llvm::createLinearScanRegisterAllocator() {