RISC architectures get their memory operand folding for free.
[oota-llvm.git] / lib / Target / PowerPC / Makefile
index ba9892f02035c4ea933f9f10abba51aaeb89a26d..1265f1d36910bc563d996d122cf48a8b45f45c58 100644 (file)
@@ -1,49 +1,23 @@
 ##===- lib/Target/PowerPC/Makefile -------------------------*- Makefile -*-===##
-# 
+#
 #                     The LLVM Compiler Infrastructure
 #
-# This file was developed by the LLVM research group and is distributed under
-# the University of Illinois Open Source License. See LICENSE.TXT for details.
-# 
+# This file is distributed under the University of Illinois Open Source
+# License. See LICENSE.TXT for details.
+#
 ##===----------------------------------------------------------------------===##
+
 LEVEL = ../../..
-LIBRARYNAME = powerpc
-include $(LEVEL)/Makefile.common
+LIBRARYNAME = LLVMPowerPCCodeGen
+TARGET = PPC
 
 # Make sure that tblgen is run, first thing.
-$(SourceDepend): PowerPCGenRegisterInfo.h.inc PowerPCGenRegisterNames.inc \
-                 PowerPCGenRegisterInfo.inc PowerPCGenInstrNames.inc \
-                 PowerPCGenInstrInfo.inc
-
-PowerPCGenRegisterNames.inc:: $(SourceDir)/PowerPC.td \
-                           $(SourceDir)/PowerPCRegisterInfo.td \
-                           $(SourceDir)/../Target.td $(TBLGEN)
-       @echo "Building PowerPC.td register names with tblgen"
-       $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-enums -o $@
+BUILT_SOURCES = PPCGenInstrNames.inc PPCGenRegisterNames.inc \
+                PPCGenAsmWriter.inc  PPCGenCodeEmitter.inc \
+                PPCGenRegisterInfo.h.inc PPCGenRegisterInfo.inc \
+                PPCGenInstrInfo.inc PPCGenDAGISel.inc \
+                PPCGenSubtarget.inc PPCGenCallingConv.inc
 
-PowerPCGenRegisterInfo.h.inc:: $(SourceDir)/PowerPC.td \
-                           $(SourceDir)/PowerPCRegisterInfo.td \
-                           $(SourceDir)/../Target.td $(TBLGEN)
-       @echo "Building PowerPC.td register information header with tblgen"
-       $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-desc-header -o $@
+DIRS = AsmPrinter TargetInfo
 
-PowerPCGenRegisterInfo.inc:: $(SourceDir)/PowerPC.td \
-                         $(SourceDir)/PowerPCRegisterInfo.td \
-                         $(SourceDir)/../Target.td $(TBLGEN)
-       @echo "Building PowerPC.td register information implementation with tblgen"
-       $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-desc -o $@
-
-PowerPCGenInstrNames.inc:: $(SourceDir)/PowerPC.td \
-                       $(SourceDir)/PowerPCInstrInfo.td \
-                       $(SourceDir)/../Target.td $(TBLGEN)
-       @echo "Building PowerPC.td instruction names with tblgen"
-       $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-instr-enums -o $@
-
-PowerPCGenInstrInfo.inc:: $(SourceDir)/PowerPC.td \
-                      $(SourceDir)/PowerPCInstrInfo.td \
-                      $(SourceDir)/../Target.td $(TBLGEN)
-       @echo "Building PowerPC.td instruction information with tblgen"
-       $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-instr-desc -o $@
-
-clean::
-       $(VERB) rm -f *.inc
+include $(LEVEL)/Makefile.common